xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t210/tegra_def.h (revision dd1a71f1c2410216ee360c9e496e0e2047d8bdab)
1 /*
2  * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef TEGRA_DEF_H
8 #define TEGRA_DEF_H
9 
10 #include <lib/utils_def.h>
11 
12 /*******************************************************************************
13  * Power down state IDs
14  ******************************************************************************/
15 #define PSTATE_ID_CORE_POWERDN		U(7)
16 #define PSTATE_ID_CLUSTER_IDLE		U(16)
17 #define PSTATE_ID_CLUSTER_POWERDN	U(17)
18 #define PSTATE_ID_SOC_POWERDN		U(27)
19 
20 /*******************************************************************************
21  * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
22  * call as the `state-id` field in the 'power state' parameter.
23  ******************************************************************************/
24 #define PLAT_SYS_SUSPEND_STATE_ID	PSTATE_ID_SOC_POWERDN
25 
26 /*******************************************************************************
27  * Platform power states (used by PSCI framework)
28  *
29  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
30  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
31  ******************************************************************************/
32 #define PLAT_MAX_RET_STATE		U(1)
33 #define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
34 
35 /*******************************************************************************
36  * iRAM memory constants
37  ******************************************************************************/
38 #define TEGRA_IRAMA_BASE		0x40000000
39 #define TEGRA_IRAMB_BASE		0x40010000
40 
41 /*******************************************************************************
42  * GIC memory map
43  ******************************************************************************/
44 #define TEGRA_GICD_BASE			U(0x50041000)
45 #define TEGRA_GICC_BASE			U(0x50042000)
46 
47 /*******************************************************************************
48  * Tegra Memory Select Switch Controller constants
49  ******************************************************************************/
50 #define TEGRA_MSELECT_BASE		U(0x50060000)
51 
52 #define MSELECT_CONFIG			U(0x0)
53 #define ENABLE_WRAP_INCR_MASTER2_BIT	(U(1) << U(29))
54 #define ENABLE_WRAP_INCR_MASTER1_BIT	(U(1) << U(28))
55 #define ENABLE_WRAP_INCR_MASTER0_BIT	(U(1) << U(27))
56 #define UNSUPPORTED_TX_ERR_MASTER2_BIT	(U(1) << U(25))
57 #define UNSUPPORTED_TX_ERR_MASTER1_BIT	(U(1) << U(24))
58 #define ENABLE_UNSUP_TX_ERRORS		(UNSUPPORTED_TX_ERR_MASTER2_BIT | \
59 					 UNSUPPORTED_TX_ERR_MASTER1_BIT)
60 #define ENABLE_WRAP_TO_INCR_BURSTS	(ENABLE_WRAP_INCR_MASTER2_BIT | \
61 					 ENABLE_WRAP_INCR_MASTER1_BIT | \
62 					 ENABLE_WRAP_INCR_MASTER0_BIT)
63 
64 /*******************************************************************************
65  * Tegra Resource Semaphore constants
66  ******************************************************************************/
67 #define TEGRA_RES_SEMA_BASE		0x60001000UL
68 #define  STA_OFFSET			0UL
69 #define  SET_OFFSET			4UL
70 #define  CLR_OFFSET			8UL
71 
72 /*******************************************************************************
73  * Tegra Primary Interrupt Controller constants
74  ******************************************************************************/
75 #define TEGRA_PRI_ICTLR_BASE		0x60004000UL
76 #define  CPU_IEP_FIR_SET		0x18UL
77 
78 /*******************************************************************************
79  * Tegra micro-seconds timer constants
80  ******************************************************************************/
81 #define TEGRA_TMRUS_BASE		U(0x60005010)
82 #define TEGRA_TMRUS_SIZE		U(0x1000)
83 
84 /*******************************************************************************
85  * Tegra Clock and Reset Controller constants
86  ******************************************************************************/
87 #define TEGRA_CAR_RESET_BASE		U(0x60006000)
88 #define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
89 #define  GPU_RESET_BIT			(U(1) << 24)
90 #define TEGRA_RST_DEV_CLR_V		U(0x434)
91 #define TEGRA_CLK_ENB_V			U(0x440)
92 
93 /*******************************************************************************
94  * Tegra Flow Controller constants
95  ******************************************************************************/
96 #define TEGRA_FLOWCTRL_BASE		U(0x60007000)
97 
98 /*******************************************************************************
99  * Tegra AHB arbitration controller
100  ******************************************************************************/
101 #define TEGRA_AHB_ARB_BASE		0x6000C000UL
102 
103 /*******************************************************************************
104  * Tegra Secure Boot Controller constants
105  ******************************************************************************/
106 #define TEGRA_SB_BASE			U(0x6000C200)
107 
108 /*******************************************************************************
109  * Tegra Exception Vectors constants
110  ******************************************************************************/
111 #define TEGRA_EVP_BASE			U(0x6000F000)
112 
113 /*******************************************************************************
114  * Tegra Miscellaneous register constants
115  ******************************************************************************/
116 #define TEGRA_MISC_BASE			U(0x70000000)
117 #define  HARDWARE_REVISION_OFFSET	U(0x804)
118 
119 /*******************************************************************************
120  * Tegra UART controller base addresses
121  ******************************************************************************/
122 #define TEGRA_UARTA_BASE		U(0x70006000)
123 #define TEGRA_UARTB_BASE		U(0x70006040)
124 #define TEGRA_UARTC_BASE		U(0x70006200)
125 #define TEGRA_UARTD_BASE		U(0x70006300)
126 #define TEGRA_UARTE_BASE		U(0x70006400)
127 
128 /*******************************************************************************
129  * Tegra Power Mgmt Controller constants
130  ******************************************************************************/
131 #define TEGRA_PMC_BASE			U(0x7000E400)
132 
133 /*******************************************************************************
134  * Tegra Atomics constants
135  ******************************************************************************/
136 #define TEGRA_ATOMICS_BASE		0x70016000UL
137 #define  TRIGGER0_REG_OFFSET		0UL
138 #define  TRIGGER_WIDTH_SHIFT		4UL
139 #define  TRIGGER_ID_SHIFT		16UL
140 #define  RESULT0_REG_OFFSET		0xC00UL
141 
142 /*******************************************************************************
143  * Tegra Memory Controller constants
144  ******************************************************************************/
145 #define TEGRA_MC_BASE			U(0x70019000)
146 
147 /* TZDRAM carveout configuration registers */
148 #define MC_SECURITY_CFG0_0		U(0x70)
149 #define MC_SECURITY_CFG1_0		U(0x74)
150 #define MC_SECURITY_CFG3_0		U(0x9BC)
151 
152 /* Video Memory carveout configuration registers */
153 #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
154 #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
155 #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
156 
157 /*******************************************************************************
158  * Tegra SE constants
159  ******************************************************************************/
160 #define TEGRA_SE1_BASE			U(0x70012000)
161 #define TEGRA_SE2_BASE			U(0x70412000)
162 #define TEGRA_PKA1_BASE			U(0x70420000)
163 #define TEGRA_SE2_RANGE_SIZE		U(0x2000)
164 #define SE_TZRAM_SECURITY		U(0x4)
165 
166 /*******************************************************************************
167  * Tegra TZRAM constants
168  ******************************************************************************/
169 #define TEGRA_TZRAM_BASE		U(0x7C010000)
170 #define TEGRA_TZRAM_SIZE		U(0x10000)
171 
172 #endif /* TEGRA_DEF_H */
173