xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t210/tegra_def.h (revision f8827c60c743e0812fac847d125fcd1e1ee69ca0)
108438e24SVarun Wadekar /*
251a5e593SVarun Wadekar  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
35f1803f9SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
408438e24SVarun Wadekar  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
608438e24SVarun Wadekar  */
708438e24SVarun Wadekar 
8c3cf06f1SAntonio Nino Diaz #ifndef TEGRA_DEF_H
9c3cf06f1SAntonio Nino Diaz #define TEGRA_DEF_H
1008438e24SVarun Wadekar 
1109d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1270cb692eSVarun Wadekar 
1308438e24SVarun Wadekar /*******************************************************************************
1494c672e7SVarun Wadekar  * Power down state IDs
1594c672e7SVarun Wadekar  ******************************************************************************/
1670cb692eSVarun Wadekar #define PSTATE_ID_CORE_POWERDN		U(7)
1770cb692eSVarun Wadekar #define PSTATE_ID_CLUSTER_IDLE		U(16)
1870cb692eSVarun Wadekar #define PSTATE_ID_SOC_POWERDN		U(27)
1994c672e7SVarun Wadekar 
2094c672e7SVarun Wadekar /*******************************************************************************
2194c672e7SVarun Wadekar  * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
2294c672e7SVarun Wadekar  * call as the `state-id` field in the 'power state' parameter.
2394c672e7SVarun Wadekar  ******************************************************************************/
2494c672e7SVarun Wadekar #define PLAT_SYS_SUSPEND_STATE_ID	PSTATE_ID_SOC_POWERDN
2594c672e7SVarun Wadekar 
2694c672e7SVarun Wadekar /*******************************************************************************
279f9bafa3SVarun Wadekar  * Platform power states (used by PSCI framework)
289f9bafa3SVarun Wadekar  *
299f9bafa3SVarun Wadekar  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
309f9bafa3SVarun Wadekar  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
319f9bafa3SVarun Wadekar  ******************************************************************************/
3270cb692eSVarun Wadekar #define PLAT_MAX_RET_STATE		U(1)
3370cb692eSVarun Wadekar #define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
349f9bafa3SVarun Wadekar 
359f9bafa3SVarun Wadekar /*******************************************************************************
361d11f73eSSteven Kao  * Chip specific page table and MMU setup constants
371d11f73eSSteven Kao  ******************************************************************************/
381d11f73eSSteven Kao #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 35)
391d11f73eSSteven Kao #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 35)
401d11f73eSSteven Kao 
411d11f73eSSteven Kao /*******************************************************************************
42c33473d5SVarun Wadekar  * SC7 entry firmware's header size
43c33473d5SVarun Wadekar  ******************************************************************************/
44c33473d5SVarun Wadekar #define SC7ENTRY_FW_HEADER_SIZE_BYTES	U(0x400)
45c33473d5SVarun Wadekar 
46c33473d5SVarun Wadekar /*******************************************************************************
47*f8827c60SVarun Wadekar  * Counter-timer physical secure timer PPI
48*f8827c60SVarun Wadekar  ******************************************************************************/
49*f8827c60SVarun Wadekar #define TEGRA210_TIMER1_IRQ		32
50*f8827c60SVarun Wadekar 
51*f8827c60SVarun Wadekar /*******************************************************************************
52dd1a71f1SVarun Wadekar  * iRAM memory constants
53dd1a71f1SVarun Wadekar  ******************************************************************************/
543ca3c27cSVarun Wadekar #define TEGRA_IRAM_BASE			U(0x40000000)
552d5560f9SVarun Wadekar #define TEGRA_IRAM_A_SIZE		U(0x10000) /* 64KB */
563ca3c27cSVarun Wadekar #define TEGRA_IRAM_SIZE			U(40000) /* 256KB */
57dd1a71f1SVarun Wadekar 
58dd1a71f1SVarun Wadekar /*******************************************************************************
5908438e24SVarun Wadekar  * GIC memory map
6008438e24SVarun Wadekar  ******************************************************************************/
6170cb692eSVarun Wadekar #define TEGRA_GICD_BASE			U(0x50041000)
6270cb692eSVarun Wadekar #define TEGRA_GICC_BASE			U(0x50042000)
6308438e24SVarun Wadekar 
6408438e24SVarun Wadekar /*******************************************************************************
6551a5e593SVarun Wadekar  * Secure IRQ definitions
6651a5e593SVarun Wadekar  ******************************************************************************/
6751a5e593SVarun Wadekar #define TEGRA210_WDT_CPU_LEGACY_FIQ		U(28)
6851a5e593SVarun Wadekar 
6951a5e593SVarun Wadekar /*******************************************************************************
7042ca2d86SVarun Wadekar  * Tegra Memory Select Switch Controller constants
7142ca2d86SVarun Wadekar  ******************************************************************************/
7270cb692eSVarun Wadekar #define TEGRA_MSELECT_BASE		U(0x50060000)
7342ca2d86SVarun Wadekar 
7470cb692eSVarun Wadekar #define MSELECT_CONFIG			U(0x0)
7570cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER2_BIT	(U(1) << U(29))
7670cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER1_BIT	(U(1) << U(28))
7770cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER0_BIT	(U(1) << U(27))
7870cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER2_BIT	(U(1) << U(25))
7970cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER1_BIT	(U(1) << U(24))
8042ca2d86SVarun Wadekar #define ENABLE_UNSUP_TX_ERRORS		(UNSUPPORTED_TX_ERR_MASTER2_BIT | \
8142ca2d86SVarun Wadekar 					 UNSUPPORTED_TX_ERR_MASTER1_BIT)
8242ca2d86SVarun Wadekar #define ENABLE_WRAP_TO_INCR_BURSTS	(ENABLE_WRAP_INCR_MASTER2_BIT | \
8342ca2d86SVarun Wadekar 					 ENABLE_WRAP_INCR_MASTER1_BIT | \
8442ca2d86SVarun Wadekar 					 ENABLE_WRAP_INCR_MASTER0_BIT)
8542ca2d86SVarun Wadekar 
8642ca2d86SVarun Wadekar /*******************************************************************************
87dd1a71f1SVarun Wadekar  * Tegra Resource Semaphore constants
88dd1a71f1SVarun Wadekar  ******************************************************************************/
89dd1a71f1SVarun Wadekar #define TEGRA_RES_SEMA_BASE		0x60001000UL
90dd1a71f1SVarun Wadekar #define  STA_OFFSET			0UL
91dd1a71f1SVarun Wadekar #define  SET_OFFSET			4UL
92dd1a71f1SVarun Wadekar #define  CLR_OFFSET			8UL
93dd1a71f1SVarun Wadekar 
94dd1a71f1SVarun Wadekar /*******************************************************************************
95dd1a71f1SVarun Wadekar  * Tegra Primary Interrupt Controller constants
96dd1a71f1SVarun Wadekar  ******************************************************************************/
97dd1a71f1SVarun Wadekar #define TEGRA_PRI_ICTLR_BASE		0x60004000UL
98dd1a71f1SVarun Wadekar #define  CPU_IEP_FIR_SET		0x18UL
99dd1a71f1SVarun Wadekar 
100dd1a71f1SVarun Wadekar /*******************************************************************************
10108438e24SVarun Wadekar  * Tegra micro-seconds timer constants
10208438e24SVarun Wadekar  ******************************************************************************/
10370cb692eSVarun Wadekar #define TEGRA_TMRUS_BASE		U(0x60005010)
10470cb692eSVarun Wadekar #define TEGRA_TMRUS_SIZE		U(0x1000)
10508438e24SVarun Wadekar 
10608438e24SVarun Wadekar /*******************************************************************************
10708438e24SVarun Wadekar  * Tegra Clock and Reset Controller constants
10808438e24SVarun Wadekar  ******************************************************************************/
10970cb692eSVarun Wadekar #define TEGRA_CAR_RESET_BASE		U(0x60006000)
1102d5560f9SVarun Wadekar #define TEGRA_BOND_OUT_H		U(0x74)
1112d5560f9SVarun Wadekar #define  APB_DMA_LOCK_BIT		(U(1) << 2)
1122d5560f9SVarun Wadekar #define  AHB_DMA_LOCK_BIT		(U(1) << 1)
1132d5560f9SVarun Wadekar #define TEGRA_BOND_OUT_U		U(0x78)
1142d5560f9SVarun Wadekar #define  IRAM_D_LOCK_BIT		(U(1) << 23)
1152d5560f9SVarun Wadekar #define  IRAM_C_LOCK_BIT		(U(1) << 22)
1162d5560f9SVarun Wadekar #define  IRAM_B_LOCK_BIT		(U(1) << 21)
117f5f64e4dSVarun Wadekar #define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
1183e28e935SJeetesh Burman #define TEGRA_GPU_RESET_GPU_SET_OFFSET	U(0x290)
119f5f64e4dSVarun Wadekar #define  GPU_RESET_BIT			(U(1) << 24)
1203e28e935SJeetesh Burman #define  GPU_SET_BIT			(U(1) << 24)
1212d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_Y		U(0x2a8)
1222d5560f9SVarun Wadekar #define  NVENC_RESET_BIT		(U(1) << 27)
1232d5560f9SVarun Wadekar #define  TSECB_RESET_BIT		(U(1) << 14)
1242d5560f9SVarun Wadekar #define  APE_RESET_BIT			(U(1) << 6)
1252d5560f9SVarun Wadekar #define  NVJPG_RESET_BIT		(U(1) << 3)
1262d5560f9SVarun Wadekar #define  NVDEC_RESET_BIT		(U(1) << 2)
1272d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_L		U(0x300)
1282d5560f9SVarun Wadekar #define  HOST1X_RESET_BIT		(U(1) << 28)
1292d5560f9SVarun Wadekar #define  ISP_RESET_BIT			(U(1) << 23)
1302d5560f9SVarun Wadekar #define  USBD_RESET_BIT			(U(1) << 22)
1312d5560f9SVarun Wadekar #define  VI_RESET_BIT			(U(1) << 20)
1322d5560f9SVarun Wadekar #define  SDMMC4_RESET_BIT		(U(1) << 15)
1332d5560f9SVarun Wadekar #define  SDMMC1_RESET_BIT		(U(1) << 14)
1342d5560f9SVarun Wadekar #define  SDMMC2_RESET_BIT		(U(1) << 9)
1352d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_H		U(0x308)
1362d5560f9SVarun Wadekar #define  USB2_RESET_BIT			(U(1) << 26)
1372d5560f9SVarun Wadekar #define  APBDMA_RESET_BIT		(U(1) << 2)
1382d5560f9SVarun Wadekar #define  AHBDMA_RESET_BIT		(U(1) << 1)
1392d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_U		U(0x310)
1402d5560f9SVarun Wadekar #define  XUSB_DEV_RESET_BIT		(U(1) << 31)
1412d5560f9SVarun Wadekar #define  XUSB_HOST_RESET_BIT		(U(1) << 25)
1422d5560f9SVarun Wadekar #define  TSEC_RESET_BIT			(U(1) << 19)
1432d5560f9SVarun Wadekar #define  PCIE_RESET_BIT			(U(1) << 6)
1442d5560f9SVarun Wadekar #define  SDMMC3_RESET_BIT		(U(1) << 5)
1452d5560f9SVarun Wadekar #define TEGRA_RST_DEVICES_V		U(0x358)
1462d5560f9SVarun Wadekar #define TEGRA_RST_DEVICES_W		U(0x35C)
1472d5560f9SVarun Wadekar #define  ENTROPY_CLK_ENB_BIT		(U(1) << 21)
1482d5560f9SVarun Wadekar #define TEGRA_CLK_OUT_ENB_V		U(0x360)
1492d5560f9SVarun Wadekar #define  SE_CLK_ENB_BIT			(U(1) << 31)
1502d5560f9SVarun Wadekar #define TEGRA_CLK_OUT_ENB_W		U(0x364)
1512d5560f9SVarun Wadekar #define  ENTROPY_RESET_BIT 		(U(1) << 21)
15241554fb2SHarvey Hsieh #define TEGRA_CLK_RST_CTL_CLK_SRC_SE	U(0x42C)
15341554fb2SHarvey Hsieh #define  SE_CLK_SRC_MASK		(U(7) << 29)
15441554fb2SHarvey Hsieh #define  SE_CLK_SRC_CLK_M		(U(6) << 29)
1552d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_V		U(0x430)
1562d5560f9SVarun Wadekar #define  SE_RESET_BIT			(U(1) << 31)
1572d5560f9SVarun Wadekar #define  HDA_RESET_BIT			(U(1) << 29)
1582d5560f9SVarun Wadekar #define  SATA_RESET_BIT			(U(1) << 28)
159dd1a71f1SVarun Wadekar #define TEGRA_RST_DEV_CLR_V		U(0x434)
160dd1a71f1SVarun Wadekar #define TEGRA_CLK_ENB_V			U(0x440)
16108438e24SVarun Wadekar 
16208438e24SVarun Wadekar /*******************************************************************************
16308438e24SVarun Wadekar  * Tegra Flow Controller constants
16408438e24SVarun Wadekar  ******************************************************************************/
16570cb692eSVarun Wadekar #define TEGRA_FLOWCTRL_BASE		U(0x60007000)
16608438e24SVarun Wadekar 
16708438e24SVarun Wadekar /*******************************************************************************
168ce3c97c9SMarvin Hsu  * Tegra AHB arbitration controller
169ce3c97c9SMarvin Hsu  ******************************************************************************/
170ce3c97c9SMarvin Hsu #define TEGRA_AHB_ARB_BASE		0x6000C000UL
171ce3c97c9SMarvin Hsu 
172ce3c97c9SMarvin Hsu /*******************************************************************************
17308438e24SVarun Wadekar  * Tegra Secure Boot Controller constants
17408438e24SVarun Wadekar  ******************************************************************************/
17570cb692eSVarun Wadekar #define TEGRA_SB_BASE			U(0x6000C200)
17608438e24SVarun Wadekar 
17708438e24SVarun Wadekar /*******************************************************************************
17808438e24SVarun Wadekar  * Tegra Exception Vectors constants
17908438e24SVarun Wadekar  ******************************************************************************/
18070cb692eSVarun Wadekar #define TEGRA_EVP_BASE			U(0x6000F000)
18108438e24SVarun Wadekar 
18208438e24SVarun Wadekar /*******************************************************************************
183e954ab8fSVarun Wadekar  * Tegra Miscellaneous register constants
184e954ab8fSVarun Wadekar  ******************************************************************************/
18570cb692eSVarun Wadekar #define TEGRA_MISC_BASE			U(0x70000000)
18670cb692eSVarun Wadekar #define  HARDWARE_REVISION_OFFSET	U(0x804)
187a01b0f16SVarun Wadekar #define  APB_SLAVE_SECURITY_ENABLE	U(0xC00)
188a01b0f16SVarun Wadekar #define  PMC_SECURITY_EN_BIT		(U(1) << 13)
1897db077f2SVarun Wadekar #define  PINMUX_AUX_DVFS_PWM		U(0x3184)
1907db077f2SVarun Wadekar #define  PINMUX_PWM_TRISTATE		(U(1) << 4)
191e954ab8fSVarun Wadekar 
192e954ab8fSVarun Wadekar /*******************************************************************************
193e1084216SVarun Wadekar  * Tegra UART controller base addresses
194e1084216SVarun Wadekar  ******************************************************************************/
19570cb692eSVarun Wadekar #define TEGRA_UARTA_BASE		U(0x70006000)
19670cb692eSVarun Wadekar #define TEGRA_UARTB_BASE		U(0x70006040)
19770cb692eSVarun Wadekar #define TEGRA_UARTC_BASE		U(0x70006200)
19870cb692eSVarun Wadekar #define TEGRA_UARTD_BASE		U(0x70006300)
19970cb692eSVarun Wadekar #define TEGRA_UARTE_BASE		U(0x70006400)
200e1084216SVarun Wadekar 
201e1084216SVarun Wadekar /*******************************************************************************
2025ed1755aSMarvin Hsu  * Tegra Fuse Controller related constants
2035ed1755aSMarvin Hsu  ******************************************************************************/
2045ed1755aSMarvin Hsu #define TEGRA_FUSE_BASE			0x7000F800UL
2055ed1755aSMarvin Hsu #define FUSE_BOOT_SECURITY_INFO		0x268UL
2065ed1755aSMarvin Hsu #define FUSE_ATOMIC_SAVE_CARVEOUT_EN	(0x1U << 7)
207620b2233SSamuel Payne #define FUSE_JTAG_SECUREID_VALID	(0x104UL)
208620b2233SSamuel Payne #define ECID_VALID			(0x1UL)
2095ed1755aSMarvin Hsu 
2105ed1755aSMarvin Hsu 
2115ed1755aSMarvin Hsu /*******************************************************************************
21208438e24SVarun Wadekar  * Tegra Power Mgmt Controller constants
21308438e24SVarun Wadekar  ******************************************************************************/
21470cb692eSVarun Wadekar #define TEGRA_PMC_BASE			U(0x7000E400)
215fdc08e2eSkalyani chidambaram #define TEGRA_PMC_SIZE			U(0xC00) /* 3k */
21608438e24SVarun Wadekar 
21708438e24SVarun Wadekar /*******************************************************************************
218dd1a71f1SVarun Wadekar  * Tegra Atomics constants
219dd1a71f1SVarun Wadekar  ******************************************************************************/
220dd1a71f1SVarun Wadekar #define TEGRA_ATOMICS_BASE		0x70016000UL
221dd1a71f1SVarun Wadekar #define  TRIGGER0_REG_OFFSET		0UL
222dd1a71f1SVarun Wadekar #define  TRIGGER_WIDTH_SHIFT		4UL
223dd1a71f1SVarun Wadekar #define  TRIGGER_ID_SHIFT		16UL
224dd1a71f1SVarun Wadekar #define  RESULT0_REG_OFFSET		0xC00UL
225dd1a71f1SVarun Wadekar 
226dd1a71f1SVarun Wadekar /*******************************************************************************
22708438e24SVarun Wadekar  * Tegra Memory Controller constants
22808438e24SVarun Wadekar  ******************************************************************************/
22970cb692eSVarun Wadekar #define TEGRA_MC_BASE			U(0x70019000)
23008438e24SVarun Wadekar 
231650d9c52SHarvey Hsieh /* Memory Controller Interrupt Status */
232650d9c52SHarvey Hsieh #define MC_INTSTATUS			0x00U
233650d9c52SHarvey Hsieh 
2340258840eSVarun Wadekar /* TZDRAM carveout configuration registers */
23570cb692eSVarun Wadekar #define MC_SECURITY_CFG0_0		U(0x70)
23670cb692eSVarun Wadekar #define MC_SECURITY_CFG1_0		U(0x74)
23770cb692eSVarun Wadekar #define MC_SECURITY_CFG3_0		U(0x9BC)
2380258840eSVarun Wadekar 
2390258840eSVarun Wadekar /* Video Memory carveout configuration registers */
24070cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
24170cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
24270cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
2430258840eSVarun Wadekar 
24486d0a52bSSamuel Payne /* SMMU configuration registers*/
245aa64c5fbSAnthony Zhou #define MC_SMMU_PPCS_ASID_0		0x270U
24686d0a52bSSamuel Payne #define  PPCS_SMMU_ENABLE		(0x1U << 31)
24786d0a52bSSamuel Payne 
24806b19d58SVarun Wadekar /*******************************************************************************
2497db077f2SVarun Wadekar  * Tegra CLDVFS constants
2507db077f2SVarun Wadekar  ******************************************************************************/
2517db077f2SVarun Wadekar #define TEGRA_CL_DVFS_BASE		U(0x70110000)
2527db077f2SVarun Wadekar #define DVFS_DFLL_CTRL			U(0x00)
2537db077f2SVarun Wadekar #define  ENABLE_OPEN_LOOP		U(1)
2547db077f2SVarun Wadekar #define  ENABLE_CLOSED_LOOP		U(2)
2557db077f2SVarun Wadekar #define DVFS_DFLL_OUTPUT_CFG		U(0x20)
2567db077f2SVarun Wadekar #define  DFLL_OUTPUT_CFG_I2C_EN_BIT	(U(1) << 30)
2577db077f2SVarun Wadekar #define  DFLL_OUTPUT_CFG_CLK_EN_BIT	(U(1) << 6)
2587db077f2SVarun Wadekar 
2597db077f2SVarun Wadekar /*******************************************************************************
260ce3c97c9SMarvin Hsu  * Tegra SE constants
261ce3c97c9SMarvin Hsu  ******************************************************************************/
262ce3c97c9SMarvin Hsu #define TEGRA_SE1_BASE			U(0x70012000)
263ce3c97c9SMarvin Hsu #define TEGRA_SE2_BASE			U(0x70412000)
264ce3c97c9SMarvin Hsu #define TEGRA_PKA1_BASE			U(0x70420000)
265ce3c97c9SMarvin Hsu #define TEGRA_SE2_RANGE_SIZE		U(0x2000)
266ce3c97c9SMarvin Hsu #define SE_TZRAM_SECURITY		U(0x4)
267ce3c97c9SMarvin Hsu 
268ce3c97c9SMarvin Hsu /*******************************************************************************
26906b19d58SVarun Wadekar  * Tegra TZRAM constants
27006b19d58SVarun Wadekar  ******************************************************************************/
27170cb692eSVarun Wadekar #define TEGRA_TZRAM_BASE		U(0x7C010000)
27270cb692eSVarun Wadekar #define TEGRA_TZRAM_SIZE		U(0x10000)
27306b19d58SVarun Wadekar 
2745ed1755aSMarvin Hsu /*******************************************************************************
2755ed1755aSMarvin Hsu  * Tegra TZRAM carveout constants
2765ed1755aSMarvin Hsu  ******************************************************************************/
2775ed1755aSMarvin Hsu #define TEGRA_TZRAM_CARVEOUT_BASE	U(0x7C04C000)
2785ed1755aSMarvin Hsu #define TEGRA_TZRAM_CARVEOUT_SIZE	U(0x4000)
2795ed1755aSMarvin Hsu 
2805f1803f9SVarun Wadekar /*******************************************************************************
2815f1803f9SVarun Wadekar  * Tegra DRAM memory base address
2825f1803f9SVarun Wadekar  ******************************************************************************/
2835f1803f9SVarun Wadekar #define TEGRA_DRAM_BASE			ULL(0x80000000)
2845f1803f9SVarun Wadekar #define TEGRA_DRAM_END			ULL(0x27FFFFFFF)
2855f1803f9SVarun Wadekar 
286c3cf06f1SAntonio Nino Diaz #endif /* TEGRA_DEF_H */
287