108438e24SVarun Wadekar /* 2e99eeec6SSteven Kao * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. 308438e24SVarun Wadekar * 482cb2c1aSdp-arm * SPDX-License-Identifier: BSD-3-Clause 508438e24SVarun Wadekar */ 608438e24SVarun Wadekar 7c3cf06f1SAntonio Nino Diaz #ifndef TEGRA_DEF_H 8c3cf06f1SAntonio Nino Diaz #define TEGRA_DEF_H 908438e24SVarun Wadekar 1009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h> 1170cb692eSVarun Wadekar 1208438e24SVarun Wadekar /******************************************************************************* 1394c672e7SVarun Wadekar * Power down state IDs 1494c672e7SVarun Wadekar ******************************************************************************/ 1570cb692eSVarun Wadekar #define PSTATE_ID_CORE_POWERDN U(7) 1670cb692eSVarun Wadekar #define PSTATE_ID_CLUSTER_IDLE U(16) 1770cb692eSVarun Wadekar #define PSTATE_ID_CLUSTER_POWERDN U(17) 1870cb692eSVarun Wadekar #define PSTATE_ID_SOC_POWERDN U(27) 1994c672e7SVarun Wadekar 2094c672e7SVarun Wadekar /******************************************************************************* 2194c672e7SVarun Wadekar * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND` 2294c672e7SVarun Wadekar * call as the `state-id` field in the 'power state' parameter. 2394c672e7SVarun Wadekar ******************************************************************************/ 2494c672e7SVarun Wadekar #define PLAT_SYS_SUSPEND_STATE_ID PSTATE_ID_SOC_POWERDN 2594c672e7SVarun Wadekar 2694c672e7SVarun Wadekar /******************************************************************************* 279f9bafa3SVarun Wadekar * Platform power states (used by PSCI framework) 289f9bafa3SVarun Wadekar * 299f9bafa3SVarun Wadekar * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID 309f9bafa3SVarun Wadekar * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID 319f9bafa3SVarun Wadekar ******************************************************************************/ 3270cb692eSVarun Wadekar #define PLAT_MAX_RET_STATE U(1) 3370cb692eSVarun Wadekar #define PLAT_MAX_OFF_STATE (PSTATE_ID_SOC_POWERDN + U(1)) 349f9bafa3SVarun Wadekar 359f9bafa3SVarun Wadekar /******************************************************************************* 3608438e24SVarun Wadekar * GIC memory map 3708438e24SVarun Wadekar ******************************************************************************/ 3870cb692eSVarun Wadekar #define TEGRA_GICD_BASE U(0x50041000) 3970cb692eSVarun Wadekar #define TEGRA_GICC_BASE U(0x50042000) 4008438e24SVarun Wadekar 4108438e24SVarun Wadekar /******************************************************************************* 4242ca2d86SVarun Wadekar * Tegra Memory Select Switch Controller constants 4342ca2d86SVarun Wadekar ******************************************************************************/ 4470cb692eSVarun Wadekar #define TEGRA_MSELECT_BASE U(0x50060000) 4542ca2d86SVarun Wadekar 4670cb692eSVarun Wadekar #define MSELECT_CONFIG U(0x0) 4770cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER2_BIT (U(1) << U(29)) 4870cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER1_BIT (U(1) << U(28)) 4970cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER0_BIT (U(1) << U(27)) 5070cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER2_BIT (U(1) << U(25)) 5170cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER1_BIT (U(1) << U(24)) 5242ca2d86SVarun Wadekar #define ENABLE_UNSUP_TX_ERRORS (UNSUPPORTED_TX_ERR_MASTER2_BIT | \ 5342ca2d86SVarun Wadekar UNSUPPORTED_TX_ERR_MASTER1_BIT) 5442ca2d86SVarun Wadekar #define ENABLE_WRAP_TO_INCR_BURSTS (ENABLE_WRAP_INCR_MASTER2_BIT | \ 5542ca2d86SVarun Wadekar ENABLE_WRAP_INCR_MASTER1_BIT | \ 5642ca2d86SVarun Wadekar ENABLE_WRAP_INCR_MASTER0_BIT) 5742ca2d86SVarun Wadekar 5842ca2d86SVarun Wadekar /******************************************************************************* 5908438e24SVarun Wadekar * Tegra micro-seconds timer constants 6008438e24SVarun Wadekar ******************************************************************************/ 6170cb692eSVarun Wadekar #define TEGRA_TMRUS_BASE U(0x60005010) 6270cb692eSVarun Wadekar #define TEGRA_TMRUS_SIZE U(0x1000) 6308438e24SVarun Wadekar 6408438e24SVarun Wadekar /******************************************************************************* 6508438e24SVarun Wadekar * Tegra Clock and Reset Controller constants 6608438e24SVarun Wadekar ******************************************************************************/ 6770cb692eSVarun Wadekar #define TEGRA_CAR_RESET_BASE U(0x60006000) 68f5f64e4dSVarun Wadekar #define TEGRA_GPU_RESET_REG_OFFSET U(0x28C) 69f5f64e4dSVarun Wadekar #define GPU_RESET_BIT (U(1) << 24) 7008438e24SVarun Wadekar 7108438e24SVarun Wadekar /******************************************************************************* 7208438e24SVarun Wadekar * Tegra Flow Controller constants 7308438e24SVarun Wadekar ******************************************************************************/ 7470cb692eSVarun Wadekar #define TEGRA_FLOWCTRL_BASE U(0x60007000) 7508438e24SVarun Wadekar 7608438e24SVarun Wadekar /******************************************************************************* 77*ce3c97c9SMarvin Hsu * Tegra AHB arbitration controller 78*ce3c97c9SMarvin Hsu ******************************************************************************/ 79*ce3c97c9SMarvin Hsu #define TEGRA_AHB_ARB_BASE 0x6000C000UL 80*ce3c97c9SMarvin Hsu 81*ce3c97c9SMarvin Hsu /******************************************************************************* 8208438e24SVarun Wadekar * Tegra Secure Boot Controller constants 8308438e24SVarun Wadekar ******************************************************************************/ 8470cb692eSVarun Wadekar #define TEGRA_SB_BASE U(0x6000C200) 8508438e24SVarun Wadekar 8608438e24SVarun Wadekar /******************************************************************************* 8708438e24SVarun Wadekar * Tegra Exception Vectors constants 8808438e24SVarun Wadekar ******************************************************************************/ 8970cb692eSVarun Wadekar #define TEGRA_EVP_BASE U(0x6000F000) 9008438e24SVarun Wadekar 9108438e24SVarun Wadekar /******************************************************************************* 92e954ab8fSVarun Wadekar * Tegra Miscellaneous register constants 93e954ab8fSVarun Wadekar ******************************************************************************/ 9470cb692eSVarun Wadekar #define TEGRA_MISC_BASE U(0x70000000) 9570cb692eSVarun Wadekar #define HARDWARE_REVISION_OFFSET U(0x804) 96e954ab8fSVarun Wadekar 97e954ab8fSVarun Wadekar /******************************************************************************* 98e1084216SVarun Wadekar * Tegra UART controller base addresses 99e1084216SVarun Wadekar ******************************************************************************/ 10070cb692eSVarun Wadekar #define TEGRA_UARTA_BASE U(0x70006000) 10170cb692eSVarun Wadekar #define TEGRA_UARTB_BASE U(0x70006040) 10270cb692eSVarun Wadekar #define TEGRA_UARTC_BASE U(0x70006200) 10370cb692eSVarun Wadekar #define TEGRA_UARTD_BASE U(0x70006300) 10470cb692eSVarun Wadekar #define TEGRA_UARTE_BASE U(0x70006400) 105e1084216SVarun Wadekar 106e1084216SVarun Wadekar /******************************************************************************* 10708438e24SVarun Wadekar * Tegra Power Mgmt Controller constants 10808438e24SVarun Wadekar ******************************************************************************/ 10970cb692eSVarun Wadekar #define TEGRA_PMC_BASE U(0x7000E400) 11008438e24SVarun Wadekar 11108438e24SVarun Wadekar /******************************************************************************* 11208438e24SVarun Wadekar * Tegra Memory Controller constants 11308438e24SVarun Wadekar ******************************************************************************/ 11470cb692eSVarun Wadekar #define TEGRA_MC_BASE U(0x70019000) 11508438e24SVarun Wadekar 1160258840eSVarun Wadekar /* TZDRAM carveout configuration registers */ 11770cb692eSVarun Wadekar #define MC_SECURITY_CFG0_0 U(0x70) 11870cb692eSVarun Wadekar #define MC_SECURITY_CFG1_0 U(0x74) 11970cb692eSVarun Wadekar #define MC_SECURITY_CFG3_0 U(0x9BC) 1200258840eSVarun Wadekar 1210258840eSVarun Wadekar /* Video Memory carveout configuration registers */ 12270cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_HI U(0x978) 12370cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_LO U(0x648) 12470cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_SIZE_MB U(0x64c) 1250258840eSVarun Wadekar 12606b19d58SVarun Wadekar /******************************************************************************* 127*ce3c97c9SMarvin Hsu * Tegra SE constants 128*ce3c97c9SMarvin Hsu ******************************************************************************/ 129*ce3c97c9SMarvin Hsu #define TEGRA_SE1_BASE U(0x70012000) 130*ce3c97c9SMarvin Hsu #define TEGRA_SE2_BASE U(0x70412000) 131*ce3c97c9SMarvin Hsu #define TEGRA_PKA1_BASE U(0x70420000) 132*ce3c97c9SMarvin Hsu #define TEGRA_SE2_RANGE_SIZE U(0x2000) 133*ce3c97c9SMarvin Hsu #define SE_TZRAM_SECURITY U(0x4) 134*ce3c97c9SMarvin Hsu 135*ce3c97c9SMarvin Hsu /******************************************************************************* 13606b19d58SVarun Wadekar * Tegra TZRAM constants 13706b19d58SVarun Wadekar ******************************************************************************/ 13870cb692eSVarun Wadekar #define TEGRA_TZRAM_BASE U(0x7C010000) 13970cb692eSVarun Wadekar #define TEGRA_TZRAM_SIZE U(0x10000) 14006b19d58SVarun Wadekar 141c3cf06f1SAntonio Nino Diaz #endif /* TEGRA_DEF_H */ 142