xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t210/tegra_def.h (revision a01b0f1619e90aa39e0b5232767269d083186d74)
108438e24SVarun Wadekar /*
251a5e593SVarun Wadekar  * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
308438e24SVarun Wadekar  *
482cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
508438e24SVarun Wadekar  */
608438e24SVarun Wadekar 
7c3cf06f1SAntonio Nino Diaz #ifndef TEGRA_DEF_H
8c3cf06f1SAntonio Nino Diaz #define TEGRA_DEF_H
908438e24SVarun Wadekar 
1009d40e0eSAntonio Nino Diaz #include <lib/utils_def.h>
1170cb692eSVarun Wadekar 
1208438e24SVarun Wadekar /*******************************************************************************
1394c672e7SVarun Wadekar  * Power down state IDs
1494c672e7SVarun Wadekar  ******************************************************************************/
1570cb692eSVarun Wadekar #define PSTATE_ID_CORE_POWERDN		U(7)
1670cb692eSVarun Wadekar #define PSTATE_ID_CLUSTER_IDLE		U(16)
1770cb692eSVarun Wadekar #define PSTATE_ID_SOC_POWERDN		U(27)
1894c672e7SVarun Wadekar 
1994c672e7SVarun Wadekar /*******************************************************************************
2094c672e7SVarun Wadekar  * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
2194c672e7SVarun Wadekar  * call as the `state-id` field in the 'power state' parameter.
2294c672e7SVarun Wadekar  ******************************************************************************/
2394c672e7SVarun Wadekar #define PLAT_SYS_SUSPEND_STATE_ID	PSTATE_ID_SOC_POWERDN
2494c672e7SVarun Wadekar 
2594c672e7SVarun Wadekar /*******************************************************************************
269f9bafa3SVarun Wadekar  * Platform power states (used by PSCI framework)
279f9bafa3SVarun Wadekar  *
289f9bafa3SVarun Wadekar  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
299f9bafa3SVarun Wadekar  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
309f9bafa3SVarun Wadekar  ******************************************************************************/
3170cb692eSVarun Wadekar #define PLAT_MAX_RET_STATE		U(1)
3270cb692eSVarun Wadekar #define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
339f9bafa3SVarun Wadekar 
349f9bafa3SVarun Wadekar /*******************************************************************************
351d11f73eSSteven Kao  * Chip specific page table and MMU setup constants
361d11f73eSSteven Kao  ******************************************************************************/
371d11f73eSSteven Kao #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 35)
381d11f73eSSteven Kao #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 35)
391d11f73eSSteven Kao 
401d11f73eSSteven Kao /*******************************************************************************
41c33473d5SVarun Wadekar  * SC7 entry firmware's header size
42c33473d5SVarun Wadekar  ******************************************************************************/
43c33473d5SVarun Wadekar #define SC7ENTRY_FW_HEADER_SIZE_BYTES	U(0x400)
44c33473d5SVarun Wadekar 
45c33473d5SVarun Wadekar /*******************************************************************************
46dd1a71f1SVarun Wadekar  * iRAM memory constants
47dd1a71f1SVarun Wadekar  ******************************************************************************/
483ca3c27cSVarun Wadekar #define TEGRA_IRAM_BASE			U(0x40000000)
492d5560f9SVarun Wadekar #define TEGRA_IRAM_A_SIZE		U(0x10000) /* 64KB */
503ca3c27cSVarun Wadekar #define TEGRA_IRAM_SIZE			U(40000) /* 256KB */
51dd1a71f1SVarun Wadekar 
52dd1a71f1SVarun Wadekar /*******************************************************************************
5308438e24SVarun Wadekar  * GIC memory map
5408438e24SVarun Wadekar  ******************************************************************************/
5570cb692eSVarun Wadekar #define TEGRA_GICD_BASE			U(0x50041000)
5670cb692eSVarun Wadekar #define TEGRA_GICC_BASE			U(0x50042000)
5708438e24SVarun Wadekar 
5808438e24SVarun Wadekar /*******************************************************************************
5951a5e593SVarun Wadekar  * Secure IRQ definitions
6051a5e593SVarun Wadekar  ******************************************************************************/
6151a5e593SVarun Wadekar #define TEGRA210_WDT_CPU_LEGACY_FIQ		U(28)
6251a5e593SVarun Wadekar 
6351a5e593SVarun Wadekar /*******************************************************************************
6442ca2d86SVarun Wadekar  * Tegra Memory Select Switch Controller constants
6542ca2d86SVarun Wadekar  ******************************************************************************/
6670cb692eSVarun Wadekar #define TEGRA_MSELECT_BASE		U(0x50060000)
6742ca2d86SVarun Wadekar 
6870cb692eSVarun Wadekar #define MSELECT_CONFIG			U(0x0)
6970cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER2_BIT	(U(1) << U(29))
7070cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER1_BIT	(U(1) << U(28))
7170cb692eSVarun Wadekar #define ENABLE_WRAP_INCR_MASTER0_BIT	(U(1) << U(27))
7270cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER2_BIT	(U(1) << U(25))
7370cb692eSVarun Wadekar #define UNSUPPORTED_TX_ERR_MASTER1_BIT	(U(1) << U(24))
7442ca2d86SVarun Wadekar #define ENABLE_UNSUP_TX_ERRORS		(UNSUPPORTED_TX_ERR_MASTER2_BIT | \
7542ca2d86SVarun Wadekar 					 UNSUPPORTED_TX_ERR_MASTER1_BIT)
7642ca2d86SVarun Wadekar #define ENABLE_WRAP_TO_INCR_BURSTS	(ENABLE_WRAP_INCR_MASTER2_BIT | \
7742ca2d86SVarun Wadekar 					 ENABLE_WRAP_INCR_MASTER1_BIT | \
7842ca2d86SVarun Wadekar 					 ENABLE_WRAP_INCR_MASTER0_BIT)
7942ca2d86SVarun Wadekar 
8042ca2d86SVarun Wadekar /*******************************************************************************
81dd1a71f1SVarun Wadekar  * Tegra Resource Semaphore constants
82dd1a71f1SVarun Wadekar  ******************************************************************************/
83dd1a71f1SVarun Wadekar #define TEGRA_RES_SEMA_BASE		0x60001000UL
84dd1a71f1SVarun Wadekar #define  STA_OFFSET			0UL
85dd1a71f1SVarun Wadekar #define  SET_OFFSET			4UL
86dd1a71f1SVarun Wadekar #define  CLR_OFFSET			8UL
87dd1a71f1SVarun Wadekar 
88dd1a71f1SVarun Wadekar /*******************************************************************************
89dd1a71f1SVarun Wadekar  * Tegra Primary Interrupt Controller constants
90dd1a71f1SVarun Wadekar  ******************************************************************************/
91dd1a71f1SVarun Wadekar #define TEGRA_PRI_ICTLR_BASE		0x60004000UL
92dd1a71f1SVarun Wadekar #define  CPU_IEP_FIR_SET		0x18UL
93dd1a71f1SVarun Wadekar 
94dd1a71f1SVarun Wadekar /*******************************************************************************
9508438e24SVarun Wadekar  * Tegra micro-seconds timer constants
9608438e24SVarun Wadekar  ******************************************************************************/
9770cb692eSVarun Wadekar #define TEGRA_TMRUS_BASE		U(0x60005010)
9870cb692eSVarun Wadekar #define TEGRA_TMRUS_SIZE		U(0x1000)
9908438e24SVarun Wadekar 
10008438e24SVarun Wadekar /*******************************************************************************
10108438e24SVarun Wadekar  * Tegra Clock and Reset Controller constants
10208438e24SVarun Wadekar  ******************************************************************************/
10370cb692eSVarun Wadekar #define TEGRA_CAR_RESET_BASE		U(0x60006000)
1042d5560f9SVarun Wadekar #define TEGRA_BOND_OUT_H		U(0x74)
1052d5560f9SVarun Wadekar #define  APB_DMA_LOCK_BIT		(U(1) << 2)
1062d5560f9SVarun Wadekar #define  AHB_DMA_LOCK_BIT		(U(1) << 1)
1072d5560f9SVarun Wadekar #define TEGRA_BOND_OUT_U		U(0x78)
1082d5560f9SVarun Wadekar #define  IRAM_D_LOCK_BIT		(U(1) << 23)
1092d5560f9SVarun Wadekar #define  IRAM_C_LOCK_BIT		(U(1) << 22)
1102d5560f9SVarun Wadekar #define  IRAM_B_LOCK_BIT		(U(1) << 21)
111f5f64e4dSVarun Wadekar #define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
1123e28e935SJeetesh Burman #define TEGRA_GPU_RESET_GPU_SET_OFFSET	U(0x290)
113f5f64e4dSVarun Wadekar #define  GPU_RESET_BIT			(U(1) << 24)
1143e28e935SJeetesh Burman #define  GPU_SET_BIT			(U(1) << 24)
1152d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_Y		U(0x2a8)
1162d5560f9SVarun Wadekar #define  NVENC_RESET_BIT		(U(1) << 27)
1172d5560f9SVarun Wadekar #define  TSECB_RESET_BIT		(U(1) << 14)
1182d5560f9SVarun Wadekar #define  APE_RESET_BIT			(U(1) << 6)
1192d5560f9SVarun Wadekar #define  NVJPG_RESET_BIT		(U(1) << 3)
1202d5560f9SVarun Wadekar #define  NVDEC_RESET_BIT		(U(1) << 2)
1212d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_L		U(0x300)
1222d5560f9SVarun Wadekar #define  HOST1X_RESET_BIT		(U(1) << 28)
1232d5560f9SVarun Wadekar #define  ISP_RESET_BIT			(U(1) << 23)
1242d5560f9SVarun Wadekar #define  USBD_RESET_BIT			(U(1) << 22)
1252d5560f9SVarun Wadekar #define  VI_RESET_BIT			(U(1) << 20)
1262d5560f9SVarun Wadekar #define  SDMMC4_RESET_BIT		(U(1) << 15)
1272d5560f9SVarun Wadekar #define  SDMMC1_RESET_BIT		(U(1) << 14)
1282d5560f9SVarun Wadekar #define  SDMMC2_RESET_BIT		(U(1) << 9)
1292d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_H		U(0x308)
1302d5560f9SVarun Wadekar #define  USB2_RESET_BIT			(U(1) << 26)
1312d5560f9SVarun Wadekar #define  APBDMA_RESET_BIT		(U(1) << 2)
1322d5560f9SVarun Wadekar #define  AHBDMA_RESET_BIT		(U(1) << 1)
1332d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_U		U(0x310)
1342d5560f9SVarun Wadekar #define  XUSB_DEV_RESET_BIT		(U(1) << 31)
1352d5560f9SVarun Wadekar #define  XUSB_HOST_RESET_BIT		(U(1) << 25)
1362d5560f9SVarun Wadekar #define  TSEC_RESET_BIT			(U(1) << 19)
1372d5560f9SVarun Wadekar #define  PCIE_RESET_BIT			(U(1) << 6)
1382d5560f9SVarun Wadekar #define  SDMMC3_RESET_BIT		(U(1) << 5)
1392d5560f9SVarun Wadekar #define TEGRA_RST_DEVICES_V		U(0x358)
1402d5560f9SVarun Wadekar #define TEGRA_RST_DEVICES_W		U(0x35C)
1412d5560f9SVarun Wadekar #define  ENTROPY_CLK_ENB_BIT		(U(1) << 21)
1422d5560f9SVarun Wadekar #define TEGRA_CLK_OUT_ENB_V		U(0x360)
1432d5560f9SVarun Wadekar #define  SE_CLK_ENB_BIT			(U(1) << 31)
1442d5560f9SVarun Wadekar #define TEGRA_CLK_OUT_ENB_W		U(0x364)
1452d5560f9SVarun Wadekar #define  ENTROPY_RESET_BIT 		(U(1) << 21)
1462d5560f9SVarun Wadekar #define TEGRA_RST_DEV_SET_V		U(0x430)
1472d5560f9SVarun Wadekar #define  SE_RESET_BIT			(U(1) << 31)
1482d5560f9SVarun Wadekar #define  HDA_RESET_BIT			(U(1) << 29)
1492d5560f9SVarun Wadekar #define  SATA_RESET_BIT			(U(1) << 28)
150dd1a71f1SVarun Wadekar #define TEGRA_RST_DEV_CLR_V		U(0x434)
151dd1a71f1SVarun Wadekar #define TEGRA_CLK_ENB_V			U(0x440)
15208438e24SVarun Wadekar 
15308438e24SVarun Wadekar /*******************************************************************************
15408438e24SVarun Wadekar  * Tegra Flow Controller constants
15508438e24SVarun Wadekar  ******************************************************************************/
15670cb692eSVarun Wadekar #define TEGRA_FLOWCTRL_BASE		U(0x60007000)
15708438e24SVarun Wadekar 
15808438e24SVarun Wadekar /*******************************************************************************
159ce3c97c9SMarvin Hsu  * Tegra AHB arbitration controller
160ce3c97c9SMarvin Hsu  ******************************************************************************/
161ce3c97c9SMarvin Hsu #define TEGRA_AHB_ARB_BASE		0x6000C000UL
162ce3c97c9SMarvin Hsu 
163ce3c97c9SMarvin Hsu /*******************************************************************************
16408438e24SVarun Wadekar  * Tegra Secure Boot Controller constants
16508438e24SVarun Wadekar  ******************************************************************************/
16670cb692eSVarun Wadekar #define TEGRA_SB_BASE			U(0x6000C200)
16708438e24SVarun Wadekar 
16808438e24SVarun Wadekar /*******************************************************************************
16908438e24SVarun Wadekar  * Tegra Exception Vectors constants
17008438e24SVarun Wadekar  ******************************************************************************/
17170cb692eSVarun Wadekar #define TEGRA_EVP_BASE			U(0x6000F000)
17208438e24SVarun Wadekar 
17308438e24SVarun Wadekar /*******************************************************************************
174e954ab8fSVarun Wadekar  * Tegra Miscellaneous register constants
175e954ab8fSVarun Wadekar  ******************************************************************************/
17670cb692eSVarun Wadekar #define TEGRA_MISC_BASE			U(0x70000000)
17770cb692eSVarun Wadekar #define  HARDWARE_REVISION_OFFSET	U(0x804)
178*a01b0f16SVarun Wadekar #define  APB_SLAVE_SECURITY_ENABLE	U(0xC00)
179*a01b0f16SVarun Wadekar #define  PMC_SECURITY_EN_BIT		(U(1) << 13)
1807db077f2SVarun Wadekar #define  PINMUX_AUX_DVFS_PWM		U(0x3184)
1817db077f2SVarun Wadekar #define  PINMUX_PWM_TRISTATE		(U(1) << 4)
182e954ab8fSVarun Wadekar 
183e954ab8fSVarun Wadekar /*******************************************************************************
184e1084216SVarun Wadekar  * Tegra UART controller base addresses
185e1084216SVarun Wadekar  ******************************************************************************/
18670cb692eSVarun Wadekar #define TEGRA_UARTA_BASE		U(0x70006000)
18770cb692eSVarun Wadekar #define TEGRA_UARTB_BASE		U(0x70006040)
18870cb692eSVarun Wadekar #define TEGRA_UARTC_BASE		U(0x70006200)
18970cb692eSVarun Wadekar #define TEGRA_UARTD_BASE		U(0x70006300)
19070cb692eSVarun Wadekar #define TEGRA_UARTE_BASE		U(0x70006400)
191e1084216SVarun Wadekar 
192e1084216SVarun Wadekar /*******************************************************************************
1935ed1755aSMarvin Hsu  * Tegra Fuse Controller related constants
1945ed1755aSMarvin Hsu  ******************************************************************************/
1955ed1755aSMarvin Hsu #define TEGRA_FUSE_BASE			0x7000F800UL
1965ed1755aSMarvin Hsu #define FUSE_BOOT_SECURITY_INFO		0x268UL
1975ed1755aSMarvin Hsu #define FUSE_ATOMIC_SAVE_CARVEOUT_EN	(0x1U << 7)
198620b2233SSamuel Payne #define FUSE_JTAG_SECUREID_VALID	(0x104UL)
199620b2233SSamuel Payne #define ECID_VALID			(0x1UL)
2005ed1755aSMarvin Hsu 
2015ed1755aSMarvin Hsu 
2025ed1755aSMarvin Hsu /*******************************************************************************
20308438e24SVarun Wadekar  * Tegra Power Mgmt Controller constants
20408438e24SVarun Wadekar  ******************************************************************************/
20570cb692eSVarun Wadekar #define TEGRA_PMC_BASE			U(0x7000E400)
206fdc08e2eSkalyani chidambaram #define TEGRA_PMC_SIZE			U(0xC00) /* 3k */
20708438e24SVarun Wadekar 
20808438e24SVarun Wadekar /*******************************************************************************
209dd1a71f1SVarun Wadekar  * Tegra Atomics constants
210dd1a71f1SVarun Wadekar  ******************************************************************************/
211dd1a71f1SVarun Wadekar #define TEGRA_ATOMICS_BASE		0x70016000UL
212dd1a71f1SVarun Wadekar #define  TRIGGER0_REG_OFFSET		0UL
213dd1a71f1SVarun Wadekar #define  TRIGGER_WIDTH_SHIFT		4UL
214dd1a71f1SVarun Wadekar #define  TRIGGER_ID_SHIFT		16UL
215dd1a71f1SVarun Wadekar #define  RESULT0_REG_OFFSET		0xC00UL
216dd1a71f1SVarun Wadekar 
217dd1a71f1SVarun Wadekar /*******************************************************************************
21808438e24SVarun Wadekar  * Tegra Memory Controller constants
21908438e24SVarun Wadekar  ******************************************************************************/
22070cb692eSVarun Wadekar #define TEGRA_MC_BASE			U(0x70019000)
22108438e24SVarun Wadekar 
222650d9c52SHarvey Hsieh /* Memory Controller Interrupt Status */
223650d9c52SHarvey Hsieh #define MC_INTSTATUS			0x00U
224650d9c52SHarvey Hsieh 
2250258840eSVarun Wadekar /* TZDRAM carveout configuration registers */
22670cb692eSVarun Wadekar #define MC_SECURITY_CFG0_0		U(0x70)
22770cb692eSVarun Wadekar #define MC_SECURITY_CFG1_0		U(0x74)
22870cb692eSVarun Wadekar #define MC_SECURITY_CFG3_0		U(0x9BC)
2290258840eSVarun Wadekar 
2300258840eSVarun Wadekar /* Video Memory carveout configuration registers */
23170cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
23270cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
23370cb692eSVarun Wadekar #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
2340258840eSVarun Wadekar 
23586d0a52bSSamuel Payne /* SMMU configuration registers*/
236aa64c5fbSAnthony Zhou #define MC_SMMU_PPCS_ASID_0		0x270U
23786d0a52bSSamuel Payne #define  PPCS_SMMU_ENABLE		(0x1U << 31)
23886d0a52bSSamuel Payne 
23906b19d58SVarun Wadekar /*******************************************************************************
2407db077f2SVarun Wadekar  * Tegra CLDVFS constants
2417db077f2SVarun Wadekar  ******************************************************************************/
2427db077f2SVarun Wadekar #define TEGRA_CL_DVFS_BASE		U(0x70110000)
2437db077f2SVarun Wadekar #define DVFS_DFLL_CTRL			U(0x00)
2447db077f2SVarun Wadekar #define  ENABLE_OPEN_LOOP		U(1)
2457db077f2SVarun Wadekar #define  ENABLE_CLOSED_LOOP		U(2)
2467db077f2SVarun Wadekar #define DVFS_DFLL_OUTPUT_CFG		U(0x20)
2477db077f2SVarun Wadekar #define  DFLL_OUTPUT_CFG_I2C_EN_BIT	(U(1) << 30)
2487db077f2SVarun Wadekar #define  DFLL_OUTPUT_CFG_CLK_EN_BIT	(U(1) << 6)
2497db077f2SVarun Wadekar 
2507db077f2SVarun Wadekar /*******************************************************************************
251ce3c97c9SMarvin Hsu  * Tegra SE constants
252ce3c97c9SMarvin Hsu  ******************************************************************************/
253ce3c97c9SMarvin Hsu #define TEGRA_SE1_BASE			U(0x70012000)
254ce3c97c9SMarvin Hsu #define TEGRA_SE2_BASE			U(0x70412000)
255ce3c97c9SMarvin Hsu #define TEGRA_PKA1_BASE			U(0x70420000)
256ce3c97c9SMarvin Hsu #define TEGRA_SE2_RANGE_SIZE		U(0x2000)
257ce3c97c9SMarvin Hsu #define SE_TZRAM_SECURITY		U(0x4)
258ce3c97c9SMarvin Hsu 
259ce3c97c9SMarvin Hsu /*******************************************************************************
26006b19d58SVarun Wadekar  * Tegra TZRAM constants
26106b19d58SVarun Wadekar  ******************************************************************************/
26270cb692eSVarun Wadekar #define TEGRA_TZRAM_BASE		U(0x7C010000)
26370cb692eSVarun Wadekar #define TEGRA_TZRAM_SIZE		U(0x10000)
26406b19d58SVarun Wadekar 
2655ed1755aSMarvin Hsu /*******************************************************************************
2665ed1755aSMarvin Hsu  * Tegra TZRAM carveout constants
2675ed1755aSMarvin Hsu  ******************************************************************************/
2685ed1755aSMarvin Hsu #define TEGRA_TZRAM_CARVEOUT_BASE	U(0x7C04C000)
2695ed1755aSMarvin Hsu #define TEGRA_TZRAM_CARVEOUT_SIZE	U(0x4000)
2705ed1755aSMarvin Hsu 
271c3cf06f1SAntonio Nino Diaz #endif /* TEGRA_DEF_H */
272