xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t194/tegra_def.h (revision d11f5e05092b23efed0e46c61b3f6f510e7bbb2f)
1 /*
2  * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef TEGRA_DEF_H
8 #define TEGRA_DEF_H
9 
10 #include <lib/utils_def.h>
11 
12 /*******************************************************************************
13  * Chip specific page table and MMU setup constants
14  ******************************************************************************/
15 #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 40)
16 #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 40)
17 
18 /*******************************************************************************
19  * These values are used by the PSCI implementation during the `CPU_SUSPEND`
20  * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
21  * parameter.
22  ******************************************************************************/
23 #define PSTATE_ID_CORE_IDLE		U(6)
24 #define PSTATE_ID_CORE_POWERDN		U(7)
25 #define PSTATE_ID_SOC_POWERDN		U(2)
26 
27 /*******************************************************************************
28  * Platform power states (used by PSCI framework)
29  *
30  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
31  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
32  ******************************************************************************/
33 #define PLAT_MAX_RET_STATE		U(1)
34 #define PLAT_MAX_OFF_STATE		U(8)
35 
36 /*******************************************************************************
37  * Secure IRQ definitions
38  ******************************************************************************/
39 #define TEGRA194_MAX_SEC_IRQS		U(2)
40 #define TEGRA194_TOP_WDT_IRQ		U(49)
41 #define TEGRA194_AON_WDT_IRQ		U(50)
42 
43 #define TEGRA194_SEC_IRQ_TARGET_MASK	U(0xFF) /* 8 Carmel */
44 
45 /*******************************************************************************
46  * Tegra Miscellanous register constants
47  ******************************************************************************/
48 #define TEGRA_MISC_BASE			U(0x00100000)
49 
50 #define HARDWARE_REVISION_OFFSET	U(0x4)
51 #define MISCREG_EMU_REVID		U(0x3160)
52 #define  BOARD_MASK_BITS		U(0xFF)
53 #define  BOARD_SHIFT_BITS		U(24)
54 #define MISCREG_PFCFG			U(0x200C)
55 
56 /*******************************************************************************
57  * Tegra Memory Controller constants
58  ******************************************************************************/
59 #define TEGRA_MC_STREAMID_BASE		U(0x02C00000)
60 #define TEGRA_MC_BASE			U(0x02C10000)
61 
62 /* General Security Carveout register macros */
63 #define MC_GSC_CONFIG_REGS_SIZE		U(0x40)
64 #define MC_GSC_LOCK_CFG_SETTINGS_BIT	(U(1) << 1)
65 #define MC_GSC_ENABLE_TZ_LOCK_BIT	(U(1) << 0)
66 #define MC_GSC_SIZE_RANGE_4KB_SHIFT	U(27)
67 #define MC_GSC_BASE_LO_SHIFT		U(12)
68 #define MC_GSC_BASE_LO_MASK		U(0xFFFFF)
69 #define MC_GSC_BASE_HI_SHIFT		U(0)
70 #define MC_GSC_BASE_HI_MASK		U(3)
71 #define MC_GSC_ENABLE_CPU_SECURE_BIT    (U(1) << 31)
72 
73 /* TZDRAM carveout configuration registers */
74 #define MC_SECURITY_CFG0_0		U(0x70)
75 #define MC_SECURITY_CFG1_0		U(0x74)
76 #define MC_SECURITY_CFG3_0		U(0x9BC)
77 
78 #define MC_SECURITY_BOM_MASK		(U(0xFFF) << 20)
79 #define MC_SECURITY_SIZE_MB_MASK	(U(0x1FFF) << 0)
80 #define MC_SECURITY_BOM_HI_MASK		(U(0x3) << 0)
81 
82 #define MC_SECURITY_CFG_REG_CTRL_0	U(0x154)
83 #define  SECURITY_CFG_WRITE_ACCESS_BIT	(U(0x1) << 0)
84 #define  SECURITY_CFG_WRITE_ACCESS_ENABLE	U(0x0)
85 #define  SECURITY_CFG_WRITE_ACCESS_DISABLE	U(0x1)
86 
87 /* Video Memory carveout configuration registers */
88 #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
89 #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
90 #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
91 
92 /*
93  * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
94  * non-overlapping Video memory region
95  */
96 #define MC_VIDEO_PROTECT_CLEAR_CFG	U(0x25A0)
97 #define MC_VIDEO_PROTECT_CLEAR_BASE_LO	U(0x25A4)
98 #define MC_VIDEO_PROTECT_CLEAR_BASE_HI	U(0x25A8)
99 #define MC_VIDEO_PROTECT_CLEAR_SIZE	U(0x25AC)
100 #define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0	U(0x25B0)
101 
102 /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
103 #define MC_TZRAM_CARVEOUT_CFG		U(0x2190)
104 #define MC_TZRAM_BASE_LO		U(0x2194)
105 #define MC_TZRAM_BASE_HI		U(0x2198)
106 #define MC_TZRAM_SIZE			U(0x219C)
107 #define MC_TZRAM_CLIENT_ACCESS0_CFG0	U(0x21A0)
108 #define MC_TZRAM_CLIENT_ACCESS1_CFG0	U(0x21A4)
109 #define  TZRAM_ALLOW_MPCORER		(U(1) << 7)
110 #define  TZRAM_ALLOW_MPCOREW		(U(1) << 25)
111 
112 /* Memory Controller Reset Control registers */
113 #define  MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB	(U(1) << 28)
114 #define  MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB	(U(1) << 29)
115 #define  MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB	(U(1) << 30)
116 #define  MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB	(U(1) << 31)
117 
118 /*******************************************************************************
119  * Tegra UART Controller constants
120  ******************************************************************************/
121 #define TEGRA_UARTA_BASE		U(0x03100000)
122 #define TEGRA_UARTB_BASE		U(0x03110000)
123 #define TEGRA_UARTC_BASE		U(0x0C280000)
124 #define TEGRA_UARTD_BASE		U(0x03130000)
125 #define TEGRA_UARTE_BASE		U(0x03140000)
126 #define TEGRA_UARTF_BASE		U(0x03150000)
127 #define TEGRA_UARTG_BASE		U(0x0C290000)
128 
129 /*******************************************************************************
130  * Tegra Fuse Controller related constants
131  ******************************************************************************/
132 #define TEGRA_FUSE_BASE			U(0x03820000)
133 #define  OPT_SUBREVISION		U(0x248)
134 #define  SUBREVISION_MASK		U(0xF)
135 
136 /*******************************************************************************
137  * GICv2 & interrupt handling related constants
138  ******************************************************************************/
139 #define TEGRA_GICD_BASE			U(0x03881000)
140 #define TEGRA_GICC_BASE			U(0x03882000)
141 
142 /*******************************************************************************
143  * Security Engine related constants
144  ******************************************************************************/
145 #define TEGRA_SE0_BASE			U(0x03AC0000)
146 #define  SE0_MUTEX_WATCHDOG_NS_LIMIT	U(0x6C)
147 #define  SE0_AES0_ENTROPY_SRC_AGE_CTRL	U(0x2FC)
148 #define TEGRA_PKA1_BASE			U(0x03AD0000)
149 #define  SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144)
150 #define  PKA1_MUTEX_WATCHDOG_NS_LIMIT	SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL
151 #define TEGRA_RNG1_BASE			U(0x03AE0000)
152 #define  RNG1_MUTEX_WATCHDOG_NS_LIMIT	U(0xFE0)
153 
154 /*******************************************************************************
155  * Tegra HSP doorbell #0 constants
156  ******************************************************************************/
157 #define TEGRA_HSP_DBELL_BASE        U(0x03C90000)
158 #define  HSP_DBELL_1_ENABLE         U(0x104)
159 #define  HSP_DBELL_3_TRIGGER        U(0x300)
160 #define  HSP_DBELL_3_ENABLE         U(0x304)
161 
162 /*******************************************************************************
163  * Tegra hardware synchronization primitives for the SPE engine
164  ******************************************************************************/
165 #define TEGRA_AON_HSP_SM_6_7_BASE	U(0x0c190000)
166 #define TEGRA_CONSOLE_SPE_BASE		(TEGRA_AON_HSP_SM_6_7_BASE + U(0x8000))
167 
168 /*******************************************************************************
169  * Tegra micro-seconds timer constants
170  ******************************************************************************/
171 #define TEGRA_TMRUS_BASE		U(0x0C2E0000)
172 #define TEGRA_TMRUS_SIZE		U(0x10000)
173 
174 /*******************************************************************************
175  * Tegra Power Mgmt Controller constants
176  ******************************************************************************/
177 #define TEGRA_PMC_BASE			U(0x0C360000)
178 
179 /*******************************************************************************
180  * Tegra scratch registers constants
181  ******************************************************************************/
182 #define TEGRA_SCRATCH_BASE		U(0x0C390000)
183 #define  SECURE_SCRATCH_RSV81_LO	U(0x2EC)
184 #define  SECURE_SCRATCH_RSV81_HI	U(0x2F0)
185 #define  SECURE_SCRATCH_RSV97		U(0x36C)
186 #define  SECURE_SCRATCH_RSV99_LO	U(0x37C)
187 #define  SECURE_SCRATCH_RSV99_HI	U(0x380)
188 #define  SECURE_SCRATCH_RSV109_LO	U(0x3CC)
189 #define  SECURE_SCRATCH_RSV109_HI	U(0x3D0)
190 
191 #define SCRATCH_BL31_PARAMS_ADDR	SECURE_SCRATCH_RSV81_LO
192 #define SCRATCH_BL31_PLAT_PARAMS_ADDR	SECURE_SCRATCH_RSV81_HI
193 #define SCRATCH_SECURE_BOOTP_FCFG	SECURE_SCRATCH_RSV97
194 #define SCRATCH_SMMU_TABLE_ADDR_LO	SECURE_SCRATCH_RSV99_LO
195 #define SCRATCH_SMMU_TABLE_ADDR_HI	SECURE_SCRATCH_RSV99_HI
196 #define SCRATCH_RESET_VECTOR_LO		SECURE_SCRATCH_RSV109_LO
197 #define SCRATCH_RESET_VECTOR_HI		SECURE_SCRATCH_RSV109_HI
198 
199 /*******************************************************************************
200  * Tegra Memory Mapped Control Register Access Bus constants
201  ******************************************************************************/
202 #define TEGRA_MMCRAB_BASE		U(0x0E000000)
203 
204 /*******************************************************************************
205  * Tegra SMMU Controller constants
206  ******************************************************************************/
207 #define TEGRA_SMMU0_BASE		U(0x12000000)
208 #define TEGRA_SMMU1_BASE		U(0x11000000)
209 #define TEGRA_SMMU2_BASE		U(0x10000000)
210 
211 /*******************************************************************************
212  * Tegra TZRAM constants
213  ******************************************************************************/
214 #define TEGRA_TZRAM_BASE		U(0x40000000)
215 #define TEGRA_TZRAM_SIZE		U(0x40000)
216 
217 /*******************************************************************************
218  * Tegra CCPLEX-BPMP IPC constants
219  ******************************************************************************/
220 #define TEGRA_BPMP_IPC_TX_PHYS_BASE	U(0x4004C000)
221 #define TEGRA_BPMP_IPC_RX_PHYS_BASE	U(0x4004D000)
222 #define TEGRA_BPMP_IPC_CH_MAP_SIZE	U(0x1000) /* 4KB */
223 
224 /*******************************************************************************
225  * Tegra Clock and Reset Controller constants
226  ******************************************************************************/
227 #define TEGRA_CAR_RESET_BASE		U(0x20000000)
228 #define TEGRA_GPU_RESET_REG_OFFSET	U(0x18)
229 #define TEGRA_GPU_RESET_GPU_SET_OFFSET  U(0x1C)
230 #define  GPU_RESET_BIT			(U(1) << 0)
231 #define  GPU_SET_BIT			(U(1) << 0)
232 
233 /*******************************************************************************
234  * XUSB PADCTL
235  ******************************************************************************/
236 #define TEGRA_XUSB_PADCTL_BASE			U(0x3520000)
237 #define TEGRA_XUSB_PADCTL_SIZE			U(0x10000)
238 #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0	U(0x136c)
239 #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0	U(0x1370)
240 #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1	U(0x1374)
241 #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2	U(0x1378)
242 #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3	U(0x137c)
243 #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0	U(0x139c)
244 
245 /*******************************************************************************
246  * XUSB STREAMIDs
247  ******************************************************************************/
248 #define TEGRA_SID_XUSB_HOST			U(0x1b)
249 #define TEGRA_SID_XUSB_DEV			U(0x1c)
250 #define TEGRA_SID_XUSB_VF0			U(0x5d)
251 #define TEGRA_SID_XUSB_VF1			U(0x5e)
252 #define TEGRA_SID_XUSB_VF2			U(0x5f)
253 #define TEGRA_SID_XUSB_VF3			U(0x60)
254 
255 #endif /* TEGRA_DEF_H */
256