xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t194/tegra_def.h (revision d11f5e05092b23efed0e46c61b3f6f510e7bbb2f)
141612559SVarun Wadekar /*
267db3231SVarun Wadekar  * Copyright (c) 2019-2020, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
767db3231SVarun Wadekar #ifndef TEGRA_DEF_H
867db3231SVarun Wadekar #define TEGRA_DEF_H
941612559SVarun Wadekar 
1041612559SVarun Wadekar #include <lib/utils_def.h>
1141612559SVarun Wadekar 
1241612559SVarun Wadekar /*******************************************************************************
1356c27438SSteven Kao  * Chip specific page table and MMU setup constants
1456c27438SSteven Kao  ******************************************************************************/
1556c27438SSteven Kao #define PLAT_PHY_ADDR_SPACE_SIZE	(ULL(1) << 40)
1656c27438SSteven Kao #define PLAT_VIRT_ADDR_SPACE_SIZE	(ULL(1) << 40)
1756c27438SSteven Kao 
1856c27438SSteven Kao /*******************************************************************************
1941612559SVarun Wadekar  * These values are used by the PSCI implementation during the `CPU_SUSPEND`
2041612559SVarun Wadekar  * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
2141612559SVarun Wadekar  * parameter.
2241612559SVarun Wadekar  ******************************************************************************/
23b6533b56SAnthony Zhou #define PSTATE_ID_CORE_IDLE		U(6)
24b6533b56SAnthony Zhou #define PSTATE_ID_CORE_POWERDN		U(7)
25b6533b56SAnthony Zhou #define PSTATE_ID_SOC_POWERDN		U(2)
2641612559SVarun Wadekar 
2741612559SVarun Wadekar /*******************************************************************************
2841612559SVarun Wadekar  * Platform power states (used by PSCI framework)
2941612559SVarun Wadekar  *
3041612559SVarun Wadekar  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
3141612559SVarun Wadekar  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
3241612559SVarun Wadekar  ******************************************************************************/
33b6533b56SAnthony Zhou #define PLAT_MAX_RET_STATE		U(1)
34b6533b56SAnthony Zhou #define PLAT_MAX_OFF_STATE		U(8)
3541612559SVarun Wadekar 
3641612559SVarun Wadekar /*******************************************************************************
3741612559SVarun Wadekar  * Secure IRQ definitions
3841612559SVarun Wadekar  ******************************************************************************/
391c62509eSVarun Wadekar #define TEGRA194_MAX_SEC_IRQS		U(2)
401c62509eSVarun Wadekar #define TEGRA194_TOP_WDT_IRQ		U(49)
411c62509eSVarun Wadekar #define TEGRA194_AON_WDT_IRQ		U(50)
4241612559SVarun Wadekar 
431c62509eSVarun Wadekar #define TEGRA194_SEC_IRQ_TARGET_MASK	U(0xFF) /* 8 Carmel */
4441612559SVarun Wadekar 
4541612559SVarun Wadekar /*******************************************************************************
4641612559SVarun Wadekar  * Tegra Miscellanous register constants
4741612559SVarun Wadekar  ******************************************************************************/
48b6533b56SAnthony Zhou #define TEGRA_MISC_BASE			U(0x00100000)
4941612559SVarun Wadekar 
50b6533b56SAnthony Zhou #define HARDWARE_REVISION_OFFSET	U(0x4)
51b6533b56SAnthony Zhou #define MISCREG_EMU_REVID		U(0x3160)
52b6533b56SAnthony Zhou #define  BOARD_MASK_BITS		U(0xFF)
53b6533b56SAnthony Zhou #define  BOARD_SHIFT_BITS		U(24)
54b6533b56SAnthony Zhou #define MISCREG_PFCFG			U(0x200C)
5541612559SVarun Wadekar 
5641612559SVarun Wadekar /*******************************************************************************
5741612559SVarun Wadekar  * Tegra Memory Controller constants
5841612559SVarun Wadekar  ******************************************************************************/
59b6533b56SAnthony Zhou #define TEGRA_MC_STREAMID_BASE		U(0x02C00000)
60b6533b56SAnthony Zhou #define TEGRA_MC_BASE			U(0x02C10000)
6141612559SVarun Wadekar 
623b2b3375SVarun Wadekar /* General Security Carveout register macros */
63b6533b56SAnthony Zhou #define MC_GSC_CONFIG_REGS_SIZE		U(0x40)
64b6533b56SAnthony Zhou #define MC_GSC_LOCK_CFG_SETTINGS_BIT	(U(1) << 1)
65b6533b56SAnthony Zhou #define MC_GSC_ENABLE_TZ_LOCK_BIT	(U(1) << 0)
66b6533b56SAnthony Zhou #define MC_GSC_SIZE_RANGE_4KB_SHIFT	U(27)
67b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_SHIFT		U(12)
68b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_MASK		U(0xFFFFF)
69b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_SHIFT		U(0)
70b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_MASK		U(3)
711d9aad42SVarun Wadekar #define MC_GSC_ENABLE_CPU_SECURE_BIT    (U(1) << 31)
723b2b3375SVarun Wadekar 
7341612559SVarun Wadekar /* TZDRAM carveout configuration registers */
74b6533b56SAnthony Zhou #define MC_SECURITY_CFG0_0		U(0x70)
75b6533b56SAnthony Zhou #define MC_SECURITY_CFG1_0		U(0x74)
76b6533b56SAnthony Zhou #define MC_SECURITY_CFG3_0		U(0x9BC)
7741612559SVarun Wadekar 
78c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_MASK		(U(0xFFF) << 20)
79c0e1bcd0SHarvey Hsieh #define MC_SECURITY_SIZE_MB_MASK	(U(0x1FFF) << 0)
80c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_HI_MASK		(U(0x3) << 0)
81c0e1bcd0SHarvey Hsieh 
824e697b77SSteven Kao #define MC_SECURITY_CFG_REG_CTRL_0	U(0x154)
834e697b77SSteven Kao #define  SECURITY_CFG_WRITE_ACCESS_BIT	(U(0x1) << 0)
8495397d96SSteven Kao #define  SECURITY_CFG_WRITE_ACCESS_ENABLE	U(0x0)
8595397d96SSteven Kao #define  SECURITY_CFG_WRITE_ACCESS_DISABLE	U(0x1)
864e697b77SSteven Kao 
8741612559SVarun Wadekar /* Video Memory carveout configuration registers */
88b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
89b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
90b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
9141612559SVarun Wadekar 
923b2b3375SVarun Wadekar /*
933b2b3375SVarun Wadekar  * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
943b2b3375SVarun Wadekar  * non-overlapping Video memory region
953b2b3375SVarun Wadekar  */
96b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_CFG	U(0x25A0)
97b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_LO	U(0x25A4)
98b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_HI	U(0x25A8)
99b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_SIZE	U(0x25AC)
100b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0	U(0x25B0)
1013b2b3375SVarun Wadekar 
10241612559SVarun Wadekar /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
103b6533b56SAnthony Zhou #define MC_TZRAM_CARVEOUT_CFG		U(0x2190)
104b6533b56SAnthony Zhou #define MC_TZRAM_BASE_LO		U(0x2194)
105b6533b56SAnthony Zhou #define MC_TZRAM_BASE_HI		U(0x2198)
106b6533b56SAnthony Zhou #define MC_TZRAM_SIZE			U(0x219C)
1071d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS0_CFG0	U(0x21A0)
1081d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS1_CFG0	U(0x21A4)
1091d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCORER		(U(1) << 7)
1101d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCOREW		(U(1) << 25)
11141612559SVarun Wadekar 
11241612559SVarun Wadekar /* Memory Controller Reset Control registers */
113b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB	(U(1) << 28)
114b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB	(U(1) << 29)
115b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB	(U(1) << 30)
116b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB	(U(1) << 31)
11741612559SVarun Wadekar 
11841612559SVarun Wadekar /*******************************************************************************
11941612559SVarun Wadekar  * Tegra UART Controller constants
12041612559SVarun Wadekar  ******************************************************************************/
121b6533b56SAnthony Zhou #define TEGRA_UARTA_BASE		U(0x03100000)
122b6533b56SAnthony Zhou #define TEGRA_UARTB_BASE		U(0x03110000)
123b6533b56SAnthony Zhou #define TEGRA_UARTC_BASE		U(0x0C280000)
124b6533b56SAnthony Zhou #define TEGRA_UARTD_BASE		U(0x03130000)
125b6533b56SAnthony Zhou #define TEGRA_UARTE_BASE		U(0x03140000)
126b6533b56SAnthony Zhou #define TEGRA_UARTF_BASE		U(0x03150000)
127b6533b56SAnthony Zhou #define TEGRA_UARTG_BASE		U(0x0C290000)
12841612559SVarun Wadekar 
12941612559SVarun Wadekar /*******************************************************************************
13041612559SVarun Wadekar  * Tegra Fuse Controller related constants
13141612559SVarun Wadekar  ******************************************************************************/
132b6533b56SAnthony Zhou #define TEGRA_FUSE_BASE			U(0x03820000)
133b6533b56SAnthony Zhou #define  OPT_SUBREVISION		U(0x248)
134b6533b56SAnthony Zhou #define  SUBREVISION_MASK		U(0xF)
13541612559SVarun Wadekar 
13641612559SVarun Wadekar /*******************************************************************************
13741612559SVarun Wadekar  * GICv2 & interrupt handling related constants
13841612559SVarun Wadekar  ******************************************************************************/
139b6533b56SAnthony Zhou #define TEGRA_GICD_BASE			U(0x03881000)
140b6533b56SAnthony Zhou #define TEGRA_GICC_BASE			U(0x03882000)
14141612559SVarun Wadekar 
14241612559SVarun Wadekar /*******************************************************************************
14341612559SVarun Wadekar  * Security Engine related constants
14441612559SVarun Wadekar  ******************************************************************************/
145b6533b56SAnthony Zhou #define TEGRA_SE0_BASE			U(0x03AC0000)
1466eb3c188SSteven Kao #define  SE0_MUTEX_WATCHDOG_NS_LIMIT	U(0x6C)
1476eb3c188SSteven Kao #define  SE0_AES0_ENTROPY_SRC_AGE_CTRL	U(0x2FC)
148b6533b56SAnthony Zhou #define TEGRA_PKA1_BASE			U(0x03AD0000)
1496eb3c188SSteven Kao #define  SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144)
1506eb3c188SSteven Kao #define  PKA1_MUTEX_WATCHDOG_NS_LIMIT	SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL
151b6533b56SAnthony Zhou #define TEGRA_RNG1_BASE			U(0x03AE0000)
1526eb3c188SSteven Kao #define  RNG1_MUTEX_WATCHDOG_NS_LIMIT	U(0xFE0)
15341612559SVarun Wadekar 
15441612559SVarun Wadekar /*******************************************************************************
155*d11f5e05Ssteven kao  * Tegra HSP doorbell #0 constants
156*d11f5e05Ssteven kao  ******************************************************************************/
157*d11f5e05Ssteven kao #define TEGRA_HSP_DBELL_BASE        U(0x03C90000)
158*d11f5e05Ssteven kao #define  HSP_DBELL_1_ENABLE         U(0x104)
159*d11f5e05Ssteven kao #define  HSP_DBELL_3_TRIGGER        U(0x300)
160*d11f5e05Ssteven kao #define  HSP_DBELL_3_ENABLE         U(0x304)
161*d11f5e05Ssteven kao 
162*d11f5e05Ssteven kao /*******************************************************************************
163117dbe6cSVarun Wadekar  * Tegra hardware synchronization primitives for the SPE engine
164117dbe6cSVarun Wadekar  ******************************************************************************/
165117dbe6cSVarun Wadekar #define TEGRA_AON_HSP_SM_6_7_BASE	U(0x0c190000)
166117dbe6cSVarun Wadekar #define TEGRA_CONSOLE_SPE_BASE		(TEGRA_AON_HSP_SM_6_7_BASE + U(0x8000))
167117dbe6cSVarun Wadekar 
168117dbe6cSVarun Wadekar /*******************************************************************************
16941612559SVarun Wadekar  * Tegra micro-seconds timer constants
17041612559SVarun Wadekar  ******************************************************************************/
171b6533b56SAnthony Zhou #define TEGRA_TMRUS_BASE		U(0x0C2E0000)
172b6533b56SAnthony Zhou #define TEGRA_TMRUS_SIZE		U(0x10000)
17341612559SVarun Wadekar 
17441612559SVarun Wadekar /*******************************************************************************
17541612559SVarun Wadekar  * Tegra Power Mgmt Controller constants
17641612559SVarun Wadekar  ******************************************************************************/
177b6533b56SAnthony Zhou #define TEGRA_PMC_BASE			U(0x0C360000)
17841612559SVarun Wadekar 
17941612559SVarun Wadekar /*******************************************************************************
18041612559SVarun Wadekar  * Tegra scratch registers constants
18141612559SVarun Wadekar  ******************************************************************************/
182b6533b56SAnthony Zhou #define TEGRA_SCRATCH_BASE		U(0x0C390000)
183f3ec5c0cSsteven kao #define  SECURE_SCRATCH_RSV81_LO	U(0x2EC)
184f3ec5c0cSsteven kao #define  SECURE_SCRATCH_RSV81_HI	U(0x2F0)
185192fd367SSteven Kao #define  SECURE_SCRATCH_RSV97		U(0x36C)
186192fd367SSteven Kao #define  SECURE_SCRATCH_RSV99_LO	U(0x37C)
187192fd367SSteven Kao #define  SECURE_SCRATCH_RSV99_HI	U(0x380)
188192fd367SSteven Kao #define  SECURE_SCRATCH_RSV109_LO	U(0x3CC)
189192fd367SSteven Kao #define  SECURE_SCRATCH_RSV109_HI	U(0x3D0)
190192fd367SSteven Kao 
191f3ec5c0cSsteven kao #define SCRATCH_BL31_PARAMS_ADDR	SECURE_SCRATCH_RSV81_LO
192f3ec5c0cSsteven kao #define SCRATCH_BL31_PLAT_PARAMS_ADDR	SECURE_SCRATCH_RSV81_HI
193192fd367SSteven Kao #define SCRATCH_SECURE_BOOTP_FCFG	SECURE_SCRATCH_RSV97
194192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_LO	SECURE_SCRATCH_RSV99_LO
195192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_HI	SECURE_SCRATCH_RSV99_HI
196192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_LO		SECURE_SCRATCH_RSV109_LO
197192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_HI		SECURE_SCRATCH_RSV109_HI
19841612559SVarun Wadekar 
19941612559SVarun Wadekar /*******************************************************************************
20041612559SVarun Wadekar  * Tegra Memory Mapped Control Register Access Bus constants
20141612559SVarun Wadekar  ******************************************************************************/
202b6533b56SAnthony Zhou #define TEGRA_MMCRAB_BASE		U(0x0E000000)
20341612559SVarun Wadekar 
20441612559SVarun Wadekar /*******************************************************************************
20541612559SVarun Wadekar  * Tegra SMMU Controller constants
20641612559SVarun Wadekar  ******************************************************************************/
207b6533b56SAnthony Zhou #define TEGRA_SMMU0_BASE		U(0x12000000)
208b6533b56SAnthony Zhou #define TEGRA_SMMU1_BASE		U(0x11000000)
209b6533b56SAnthony Zhou #define TEGRA_SMMU2_BASE		U(0x10000000)
21041612559SVarun Wadekar 
21141612559SVarun Wadekar /*******************************************************************************
21241612559SVarun Wadekar  * Tegra TZRAM constants
21341612559SVarun Wadekar  ******************************************************************************/
214b6533b56SAnthony Zhou #define TEGRA_TZRAM_BASE		U(0x40000000)
215b6533b56SAnthony Zhou #define TEGRA_TZRAM_SIZE		U(0x40000)
21641612559SVarun Wadekar 
21741612559SVarun Wadekar /*******************************************************************************
218*d11f5e05Ssteven kao  * Tegra CCPLEX-BPMP IPC constants
219*d11f5e05Ssteven kao  ******************************************************************************/
220*d11f5e05Ssteven kao #define TEGRA_BPMP_IPC_TX_PHYS_BASE	U(0x4004C000)
221*d11f5e05Ssteven kao #define TEGRA_BPMP_IPC_RX_PHYS_BASE	U(0x4004D000)
222*d11f5e05Ssteven kao #define TEGRA_BPMP_IPC_CH_MAP_SIZE	U(0x1000) /* 4KB */
223*d11f5e05Ssteven kao 
224*d11f5e05Ssteven kao /*******************************************************************************
22541612559SVarun Wadekar  * Tegra Clock and Reset Controller constants
22641612559SVarun Wadekar  ******************************************************************************/
227b6533b56SAnthony Zhou #define TEGRA_CAR_RESET_BASE		U(0x20000000)
2282d1f1010SJeetesh Burman #define TEGRA_GPU_RESET_REG_OFFSET	U(0x18)
2292d1f1010SJeetesh Burman #define TEGRA_GPU_RESET_GPU_SET_OFFSET  U(0x1C)
2302d1f1010SJeetesh Burman #define  GPU_RESET_BIT			(U(1) << 0)
2312d1f1010SJeetesh Burman #define  GPU_SET_BIT			(U(1) << 0)
23241612559SVarun Wadekar 
233719fdb6eSVarun Wadekar /*******************************************************************************
234bc019041SAjay Gupta  * XUSB PADCTL
235bc019041SAjay Gupta  ******************************************************************************/
236b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_BASE			U(0x3520000)
237b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_SIZE			U(0x10000)
238b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0	U(0x136c)
239b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0	U(0x1370)
240b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1	U(0x1374)
241b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2	U(0x1378)
242b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3	U(0x137c)
243b6533b56SAnthony Zhou #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0	U(0x139c)
244bc019041SAjay Gupta 
245bc019041SAjay Gupta /*******************************************************************************
246bc019041SAjay Gupta  * XUSB STREAMIDs
247bc019041SAjay Gupta  ******************************************************************************/
248b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_HOST			U(0x1b)
249b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_DEV			U(0x1c)
250b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF0			U(0x5d)
251b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF1			U(0x5e)
252b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF2			U(0x5f)
253b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF3			U(0x60)
254bc019041SAjay Gupta 
25567db3231SVarun Wadekar #endif /* TEGRA_DEF_H */
256