xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t194/tegra_def.h (revision b6533b56db2b1f3f96367604fd9b1e296f62b750)
141612559SVarun Wadekar /*
241612559SVarun Wadekar  * Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
741612559SVarun Wadekar #ifndef __TEGRA_DEF_H__
841612559SVarun Wadekar #define __TEGRA_DEF_H__
941612559SVarun Wadekar 
1041612559SVarun Wadekar #include <lib/utils_def.h>
1141612559SVarun Wadekar 
1241612559SVarun Wadekar /*******************************************************************************
1341612559SVarun Wadekar  * These values are used by the PSCI implementation during the `CPU_SUSPEND`
1441612559SVarun Wadekar  * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
1541612559SVarun Wadekar  * parameter.
1641612559SVarun Wadekar  ******************************************************************************/
17*b6533b56SAnthony Zhou #define PSTATE_ID_CORE_IDLE		U(6)
18*b6533b56SAnthony Zhou #define PSTATE_ID_CORE_POWERDN		U(7)
19*b6533b56SAnthony Zhou #define PSTATE_ID_SOC_POWERDN		U(2)
2041612559SVarun Wadekar 
2141612559SVarun Wadekar /*******************************************************************************
2241612559SVarun Wadekar  * Platform power states (used by PSCI framework)
2341612559SVarun Wadekar  *
2441612559SVarun Wadekar  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
2541612559SVarun Wadekar  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
2641612559SVarun Wadekar  ******************************************************************************/
27*b6533b56SAnthony Zhou #define PLAT_MAX_RET_STATE		U(1)
28*b6533b56SAnthony Zhou #define PLAT_MAX_OFF_STATE		U(8)
2941612559SVarun Wadekar 
3041612559SVarun Wadekar /*******************************************************************************
3141612559SVarun Wadekar  * Secure IRQ definitions
3241612559SVarun Wadekar  ******************************************************************************/
33*b6533b56SAnthony Zhou #define TEGRA186_MAX_SEC_IRQS		U(5)
34*b6533b56SAnthony Zhou #define TEGRA186_BPMP_WDT_IRQ		U(46)
35*b6533b56SAnthony Zhou #define TEGRA186_SPE_WDT_IRQ		U(47)
36*b6533b56SAnthony Zhou #define TEGRA186_SCE_WDT_IRQ		U(48)
37*b6533b56SAnthony Zhou #define TEGRA186_TOP_WDT_IRQ		U(49)
38*b6533b56SAnthony Zhou #define TEGRA186_AON_WDT_IRQ		U(50)
3941612559SVarun Wadekar 
40*b6533b56SAnthony Zhou #define TEGRA186_SEC_IRQ_TARGET_MASK	U(0xFF) /* 8 Carmel */
4141612559SVarun Wadekar 
4241612559SVarun Wadekar /*******************************************************************************
4341612559SVarun Wadekar  * Tegra Miscellanous register constants
4441612559SVarun Wadekar  ******************************************************************************/
45*b6533b56SAnthony Zhou #define TEGRA_MISC_BASE			U(0x00100000)
4641612559SVarun Wadekar 
47*b6533b56SAnthony Zhou #define HARDWARE_REVISION_OFFSET	U(0x4)
48*b6533b56SAnthony Zhou #define MISCREG_EMU_REVID		U(0x3160)
49*b6533b56SAnthony Zhou #define  BOARD_MASK_BITS		U(0xFF)
50*b6533b56SAnthony Zhou #define  BOARD_SHIFT_BITS		U(24)
51*b6533b56SAnthony Zhou #define MISCREG_PFCFG			U(0x200C)
5241612559SVarun Wadekar 
5341612559SVarun Wadekar /*******************************************************************************
5441612559SVarun Wadekar  * Tegra Memory Controller constants
5541612559SVarun Wadekar  ******************************************************************************/
56*b6533b56SAnthony Zhou #define TEGRA_MC_STREAMID_BASE		U(0x02C00000)
57*b6533b56SAnthony Zhou #define TEGRA_MC_BASE			U(0x02C10000)
5841612559SVarun Wadekar 
593b2b3375SVarun Wadekar /* General Security Carveout register macros */
60*b6533b56SAnthony Zhou #define MC_GSC_CONFIG_REGS_SIZE		U(0x40)
61*b6533b56SAnthony Zhou #define MC_GSC_LOCK_CFG_SETTINGS_BIT	(U(1) << 1)
62*b6533b56SAnthony Zhou #define MC_GSC_ENABLE_TZ_LOCK_BIT	(U(1) << 0)
63*b6533b56SAnthony Zhou #define MC_GSC_SIZE_RANGE_4KB_SHIFT	U(27)
64*b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_SHIFT		U(12)
65*b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_MASK		U(0xFFFFF)
66*b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_SHIFT		U(0)
67*b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_MASK		U(3)
681d9aad42SVarun Wadekar #define MC_GSC_ENABLE_CPU_SECURE_BIT    (U(1) << 31)
693b2b3375SVarun Wadekar 
7041612559SVarun Wadekar /* TZDRAM carveout configuration registers */
71*b6533b56SAnthony Zhou #define MC_SECURITY_CFG0_0		U(0x70)
72*b6533b56SAnthony Zhou #define MC_SECURITY_CFG1_0		U(0x74)
73*b6533b56SAnthony Zhou #define MC_SECURITY_CFG3_0		U(0x9BC)
7441612559SVarun Wadekar 
75c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_MASK		(U(0xFFF) << 20)
76c0e1bcd0SHarvey Hsieh #define MC_SECURITY_SIZE_MB_MASK	(U(0x1FFF) << 0)
77c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_HI_MASK		(U(0x3) << 0)
78c0e1bcd0SHarvey Hsieh 
7941612559SVarun Wadekar /* Video Memory carveout configuration registers */
80*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
81*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
82*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
8341612559SVarun Wadekar 
843b2b3375SVarun Wadekar /*
853b2b3375SVarun Wadekar  * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
863b2b3375SVarun Wadekar  * non-overlapping Video memory region
873b2b3375SVarun Wadekar  */
88*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_CFG	U(0x25A0)
89*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_LO	U(0x25A4)
90*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_HI	U(0x25A8)
91*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_SIZE	U(0x25AC)
92*b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0	U(0x25B0)
933b2b3375SVarun Wadekar 
9441612559SVarun Wadekar /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
95*b6533b56SAnthony Zhou #define MC_TZRAM_CARVEOUT_CFG		U(0x2190)
96*b6533b56SAnthony Zhou #define MC_TZRAM_BASE_LO		U(0x2194)
97*b6533b56SAnthony Zhou #define MC_TZRAM_BASE_HI		U(0x2198)
98*b6533b56SAnthony Zhou #define MC_TZRAM_SIZE			U(0x219C)
991d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS0_CFG0	U(0x21A0)
1001d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS1_CFG0	U(0x21A4)
1011d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCORER		(U(1) << 7)
1021d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCOREW		(U(1) << 25)
10341612559SVarun Wadekar 
10441612559SVarun Wadekar /* Memory Controller Reset Control registers */
105*b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB	(U(1) << 28)
106*b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB	(U(1) << 29)
107*b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB	(U(1) << 30)
108*b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB	(U(1) << 31)
10941612559SVarun Wadekar 
11041612559SVarun Wadekar /*******************************************************************************
11141612559SVarun Wadekar  * Tegra UART Controller constants
11241612559SVarun Wadekar  ******************************************************************************/
113*b6533b56SAnthony Zhou #define TEGRA_UARTA_BASE		U(0x03100000)
114*b6533b56SAnthony Zhou #define TEGRA_UARTB_BASE		U(0x03110000)
115*b6533b56SAnthony Zhou #define TEGRA_UARTC_BASE		U(0x0C280000)
116*b6533b56SAnthony Zhou #define TEGRA_UARTD_BASE		U(0x03130000)
117*b6533b56SAnthony Zhou #define TEGRA_UARTE_BASE		U(0x03140000)
118*b6533b56SAnthony Zhou #define TEGRA_UARTF_BASE		U(0x03150000)
119*b6533b56SAnthony Zhou #define TEGRA_UARTG_BASE		U(0x0C290000)
12041612559SVarun Wadekar 
12141612559SVarun Wadekar /*******************************************************************************
12241612559SVarun Wadekar  * Tegra Fuse Controller related constants
12341612559SVarun Wadekar  ******************************************************************************/
124*b6533b56SAnthony Zhou #define TEGRA_FUSE_BASE			U(0x03820000)
125*b6533b56SAnthony Zhou #define  OPT_SUBREVISION		U(0x248)
126*b6533b56SAnthony Zhou #define  SUBREVISION_MASK		U(0xF)
12741612559SVarun Wadekar 
12841612559SVarun Wadekar /*******************************************************************************
12941612559SVarun Wadekar  * GICv2 & interrupt handling related constants
13041612559SVarun Wadekar  ******************************************************************************/
131*b6533b56SAnthony Zhou #define TEGRA_GICD_BASE			U(0x03881000)
132*b6533b56SAnthony Zhou #define TEGRA_GICC_BASE			U(0x03882000)
13341612559SVarun Wadekar 
13441612559SVarun Wadekar /*******************************************************************************
13541612559SVarun Wadekar  * Security Engine related constants
13641612559SVarun Wadekar  ******************************************************************************/
137*b6533b56SAnthony Zhou #define TEGRA_SE0_BASE			U(0x03AC0000)
138*b6533b56SAnthony Zhou #define  SE_MUTEX_WATCHDOG_NS_LIMIT	U(0x6C)
139*b6533b56SAnthony Zhou #define TEGRA_PKA1_BASE			U(0x03AD0000)
140*b6533b56SAnthony Zhou #define  PKA_MUTEX_WATCHDOG_NS_LIMIT	U(0x8144)
141*b6533b56SAnthony Zhou #define TEGRA_RNG1_BASE			U(0x03AE0000)
142*b6533b56SAnthony Zhou #define  RNG_MUTEX_WATCHDOG_NS_LIMIT	U(0xFE0)
14341612559SVarun Wadekar 
14441612559SVarun Wadekar /*******************************************************************************
14541612559SVarun Wadekar  * Tegra micro-seconds timer constants
14641612559SVarun Wadekar  ******************************************************************************/
147*b6533b56SAnthony Zhou #define TEGRA_TMRUS_BASE		U(0x0C2E0000)
148*b6533b56SAnthony Zhou #define TEGRA_TMRUS_SIZE		U(0x10000)
14941612559SVarun Wadekar 
15041612559SVarun Wadekar /*******************************************************************************
15141612559SVarun Wadekar  * Tegra Power Mgmt Controller constants
15241612559SVarun Wadekar  ******************************************************************************/
153*b6533b56SAnthony Zhou #define TEGRA_PMC_BASE			U(0x0C360000)
15441612559SVarun Wadekar 
15541612559SVarun Wadekar /*******************************************************************************
15641612559SVarun Wadekar  * Tegra scratch registers constants
15741612559SVarun Wadekar  ******************************************************************************/
158*b6533b56SAnthony Zhou #define TEGRA_SCRATCH_BASE		U(0x0C390000)
159*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV1_LO		U(0x06C)
160*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV1_HI		U(0x070)
161*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV6		U(0x094)
162*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV11_LO	U(0x0BC)
163*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV11_HI	U(0x0C0)
164*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV53_LO	U(0x20C)
165*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV53_HI	U(0x210)
166*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV54_HI	U(0x218)
167*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV55_LO	U(0x21C)
168*b6533b56SAnthony Zhou #define  SECURE_SCRATCH_RSV55_HI	U(0x220)
16941612559SVarun Wadekar 
17041612559SVarun Wadekar /*******************************************************************************
17141612559SVarun Wadekar  * Tegra Memory Mapped Control Register Access Bus constants
17241612559SVarun Wadekar  ******************************************************************************/
173*b6533b56SAnthony Zhou #define TEGRA_MMCRAB_BASE		U(0x0E000000)
17441612559SVarun Wadekar 
17541612559SVarun Wadekar /*******************************************************************************
17641612559SVarun Wadekar  * Tegra SMMU Controller constants
17741612559SVarun Wadekar  ******************************************************************************/
178*b6533b56SAnthony Zhou #define TEGRA_SMMU0_BASE		U(0x12000000)
179*b6533b56SAnthony Zhou #define TEGRA_SMMU1_BASE		U(0x11000000)
180*b6533b56SAnthony Zhou #define TEGRA_SMMU2_BASE		U(0x10000000)
18141612559SVarun Wadekar 
18241612559SVarun Wadekar /*******************************************************************************
18341612559SVarun Wadekar  * Tegra TZRAM constants
18441612559SVarun Wadekar  ******************************************************************************/
185*b6533b56SAnthony Zhou #define TEGRA_TZRAM_BASE		U(0x40000000)
186*b6533b56SAnthony Zhou #define TEGRA_TZRAM_SIZE		U(0x40000)
18741612559SVarun Wadekar 
18841612559SVarun Wadekar /*******************************************************************************
18941612559SVarun Wadekar  * Tegra Clock and Reset Controller constants
19041612559SVarun Wadekar  ******************************************************************************/
191*b6533b56SAnthony Zhou #define TEGRA_CAR_RESET_BASE		U(0x20000000)
19241612559SVarun Wadekar 
193719fdb6eSVarun Wadekar /*******************************************************************************
194bc019041SAjay Gupta  * XUSB PADCTL
195bc019041SAjay Gupta  ******************************************************************************/
196*b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_BASE			U(0x3520000)
197*b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_SIZE			U(0x10000)
198*b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0	U(0x136c)
199*b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0	U(0x1370)
200*b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1	U(0x1374)
201*b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2	U(0x1378)
202*b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3	U(0x137c)
203*b6533b56SAnthony Zhou #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0	U(0x139c)
204bc019041SAjay Gupta 
205bc019041SAjay Gupta /*******************************************************************************
206bc019041SAjay Gupta  * XUSB STREAMIDs
207bc019041SAjay Gupta  ******************************************************************************/
208*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_HOST			U(0x1b)
209*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_DEV			U(0x1c)
210*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF0			U(0x5d)
211*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF1			U(0x5e)
212*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF2			U(0x5f)
213*b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF3			U(0x60)
214bc019041SAjay Gupta 
21541612559SVarun Wadekar #endif /* __TEGRA_DEF_H__ */
216