141612559SVarun Wadekar /* 241612559SVarun Wadekar * Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved. 341612559SVarun Wadekar * 441612559SVarun Wadekar * SPDX-License-Identifier: BSD-3-Clause 541612559SVarun Wadekar */ 641612559SVarun Wadekar 741612559SVarun Wadekar #ifndef __TEGRA_DEF_H__ 841612559SVarun Wadekar #define __TEGRA_DEF_H__ 941612559SVarun Wadekar 1041612559SVarun Wadekar #include <lib/utils_def.h> 1141612559SVarun Wadekar 1241612559SVarun Wadekar /******************************************************************************* 1341612559SVarun Wadekar * These values are used by the PSCI implementation during the `CPU_SUSPEND` 1441612559SVarun Wadekar * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state' 1541612559SVarun Wadekar * parameter. 1641612559SVarun Wadekar ******************************************************************************/ 17b6533b56SAnthony Zhou #define PSTATE_ID_CORE_IDLE U(6) 18b6533b56SAnthony Zhou #define PSTATE_ID_CORE_POWERDN U(7) 19b6533b56SAnthony Zhou #define PSTATE_ID_SOC_POWERDN U(2) 2041612559SVarun Wadekar 2141612559SVarun Wadekar /******************************************************************************* 2241612559SVarun Wadekar * Platform power states (used by PSCI framework) 2341612559SVarun Wadekar * 2441612559SVarun Wadekar * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID 2541612559SVarun Wadekar * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID 2641612559SVarun Wadekar ******************************************************************************/ 27b6533b56SAnthony Zhou #define PLAT_MAX_RET_STATE U(1) 28b6533b56SAnthony Zhou #define PLAT_MAX_OFF_STATE U(8) 2941612559SVarun Wadekar 3041612559SVarun Wadekar /******************************************************************************* 3141612559SVarun Wadekar * Secure IRQ definitions 3241612559SVarun Wadekar ******************************************************************************/ 331c62509eSVarun Wadekar #define TEGRA194_MAX_SEC_IRQS U(2) 341c62509eSVarun Wadekar #define TEGRA194_TOP_WDT_IRQ U(49) 351c62509eSVarun Wadekar #define TEGRA194_AON_WDT_IRQ U(50) 3641612559SVarun Wadekar 371c62509eSVarun Wadekar #define TEGRA194_SEC_IRQ_TARGET_MASK U(0xFF) /* 8 Carmel */ 3841612559SVarun Wadekar 3941612559SVarun Wadekar /******************************************************************************* 4041612559SVarun Wadekar * Tegra Miscellanous register constants 4141612559SVarun Wadekar ******************************************************************************/ 42b6533b56SAnthony Zhou #define TEGRA_MISC_BASE U(0x00100000) 4341612559SVarun Wadekar 44b6533b56SAnthony Zhou #define HARDWARE_REVISION_OFFSET U(0x4) 45b6533b56SAnthony Zhou #define MISCREG_EMU_REVID U(0x3160) 46b6533b56SAnthony Zhou #define BOARD_MASK_BITS U(0xFF) 47b6533b56SAnthony Zhou #define BOARD_SHIFT_BITS U(24) 48b6533b56SAnthony Zhou #define MISCREG_PFCFG U(0x200C) 4941612559SVarun Wadekar 5041612559SVarun Wadekar /******************************************************************************* 5141612559SVarun Wadekar * Tegra Memory Controller constants 5241612559SVarun Wadekar ******************************************************************************/ 53b6533b56SAnthony Zhou #define TEGRA_MC_STREAMID_BASE U(0x02C00000) 54b6533b56SAnthony Zhou #define TEGRA_MC_BASE U(0x02C10000) 5541612559SVarun Wadekar 563b2b3375SVarun Wadekar /* General Security Carveout register macros */ 57b6533b56SAnthony Zhou #define MC_GSC_CONFIG_REGS_SIZE U(0x40) 58b6533b56SAnthony Zhou #define MC_GSC_LOCK_CFG_SETTINGS_BIT (U(1) << 1) 59b6533b56SAnthony Zhou #define MC_GSC_ENABLE_TZ_LOCK_BIT (U(1) << 0) 60b6533b56SAnthony Zhou #define MC_GSC_SIZE_RANGE_4KB_SHIFT U(27) 61b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_SHIFT U(12) 62b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_MASK U(0xFFFFF) 63b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_SHIFT U(0) 64b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_MASK U(3) 651d9aad42SVarun Wadekar #define MC_GSC_ENABLE_CPU_SECURE_BIT (U(1) << 31) 663b2b3375SVarun Wadekar 6741612559SVarun Wadekar /* TZDRAM carveout configuration registers */ 68b6533b56SAnthony Zhou #define MC_SECURITY_CFG0_0 U(0x70) 69b6533b56SAnthony Zhou #define MC_SECURITY_CFG1_0 U(0x74) 70b6533b56SAnthony Zhou #define MC_SECURITY_CFG3_0 U(0x9BC) 7141612559SVarun Wadekar 72c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_MASK (U(0xFFF) << 20) 73c0e1bcd0SHarvey Hsieh #define MC_SECURITY_SIZE_MB_MASK (U(0x1FFF) << 0) 74c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_HI_MASK (U(0x3) << 0) 75c0e1bcd0SHarvey Hsieh 764e697b77SSteven Kao #define MC_SECURITY_CFG_REG_CTRL_0 U(0x154) 774e697b77SSteven Kao #define SECURITY_CFG_WRITE_ACCESS_BIT (U(0x1) << 0) 78*95397d96SSteven Kao #define SECURITY_CFG_WRITE_ACCESS_ENABLE U(0x0) 79*95397d96SSteven Kao #define SECURITY_CFG_WRITE_ACCESS_DISABLE U(0x1) 804e697b77SSteven Kao 8141612559SVarun Wadekar /* Video Memory carveout configuration registers */ 82b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_HI U(0x978) 83b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_LO U(0x648) 84b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_SIZE_MB U(0x64c) 8541612559SVarun Wadekar 863b2b3375SVarun Wadekar /* 873b2b3375SVarun Wadekar * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the 883b2b3375SVarun Wadekar * non-overlapping Video memory region 893b2b3375SVarun Wadekar */ 90b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_CFG U(0x25A0) 91b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_LO U(0x25A4) 92b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_HI U(0x25A8) 93b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_SIZE U(0x25AC) 94b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0 U(0x25B0) 953b2b3375SVarun Wadekar 9641612559SVarun Wadekar /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */ 97b6533b56SAnthony Zhou #define MC_TZRAM_CARVEOUT_CFG U(0x2190) 98b6533b56SAnthony Zhou #define MC_TZRAM_BASE_LO U(0x2194) 99b6533b56SAnthony Zhou #define MC_TZRAM_BASE_HI U(0x2198) 100b6533b56SAnthony Zhou #define MC_TZRAM_SIZE U(0x219C) 1011d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS0_CFG0 U(0x21A0) 1021d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS1_CFG0 U(0x21A4) 1031d9aad42SVarun Wadekar #define TZRAM_ALLOW_MPCORER (U(1) << 7) 1041d9aad42SVarun Wadekar #define TZRAM_ALLOW_MPCOREW (U(1) << 25) 10541612559SVarun Wadekar 10641612559SVarun Wadekar /* Memory Controller Reset Control registers */ 107b6533b56SAnthony Zhou #define MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB (U(1) << 28) 108b6533b56SAnthony Zhou #define MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB (U(1) << 29) 109b6533b56SAnthony Zhou #define MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB (U(1) << 30) 110b6533b56SAnthony Zhou #define MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB (U(1) << 31) 11141612559SVarun Wadekar 11241612559SVarun Wadekar /******************************************************************************* 11341612559SVarun Wadekar * Tegra UART Controller constants 11441612559SVarun Wadekar ******************************************************************************/ 115b6533b56SAnthony Zhou #define TEGRA_UARTA_BASE U(0x03100000) 116b6533b56SAnthony Zhou #define TEGRA_UARTB_BASE U(0x03110000) 117b6533b56SAnthony Zhou #define TEGRA_UARTC_BASE U(0x0C280000) 118b6533b56SAnthony Zhou #define TEGRA_UARTD_BASE U(0x03130000) 119b6533b56SAnthony Zhou #define TEGRA_UARTE_BASE U(0x03140000) 120b6533b56SAnthony Zhou #define TEGRA_UARTF_BASE U(0x03150000) 121b6533b56SAnthony Zhou #define TEGRA_UARTG_BASE U(0x0C290000) 12241612559SVarun Wadekar 12341612559SVarun Wadekar /******************************************************************************* 12441612559SVarun Wadekar * Tegra Fuse Controller related constants 12541612559SVarun Wadekar ******************************************************************************/ 126b6533b56SAnthony Zhou #define TEGRA_FUSE_BASE U(0x03820000) 127b6533b56SAnthony Zhou #define OPT_SUBREVISION U(0x248) 128b6533b56SAnthony Zhou #define SUBREVISION_MASK U(0xF) 12941612559SVarun Wadekar 13041612559SVarun Wadekar /******************************************************************************* 13141612559SVarun Wadekar * GICv2 & interrupt handling related constants 13241612559SVarun Wadekar ******************************************************************************/ 133b6533b56SAnthony Zhou #define TEGRA_GICD_BASE U(0x03881000) 134b6533b56SAnthony Zhou #define TEGRA_GICC_BASE U(0x03882000) 13541612559SVarun Wadekar 13641612559SVarun Wadekar /******************************************************************************* 13741612559SVarun Wadekar * Security Engine related constants 13841612559SVarun Wadekar ******************************************************************************/ 139b6533b56SAnthony Zhou #define TEGRA_SE0_BASE U(0x03AC0000) 1406eb3c188SSteven Kao #define SE0_MUTEX_WATCHDOG_NS_LIMIT U(0x6C) 1416eb3c188SSteven Kao #define SE0_AES0_ENTROPY_SRC_AGE_CTRL U(0x2FC) 142b6533b56SAnthony Zhou #define TEGRA_PKA1_BASE U(0x03AD0000) 1436eb3c188SSteven Kao #define SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144) 1446eb3c188SSteven Kao #define PKA1_MUTEX_WATCHDOG_NS_LIMIT SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL 145b6533b56SAnthony Zhou #define TEGRA_RNG1_BASE U(0x03AE0000) 1466eb3c188SSteven Kao #define RNG1_MUTEX_WATCHDOG_NS_LIMIT U(0xFE0) 14741612559SVarun Wadekar 14841612559SVarun Wadekar /******************************************************************************* 149117dbe6cSVarun Wadekar * Tegra hardware synchronization primitives for the SPE engine 150117dbe6cSVarun Wadekar ******************************************************************************/ 151117dbe6cSVarun Wadekar #define TEGRA_AON_HSP_SM_6_7_BASE U(0x0c190000) 152117dbe6cSVarun Wadekar #define TEGRA_CONSOLE_SPE_BASE (TEGRA_AON_HSP_SM_6_7_BASE + U(0x8000)) 153117dbe6cSVarun Wadekar 154117dbe6cSVarun Wadekar /******************************************************************************* 15541612559SVarun Wadekar * Tegra micro-seconds timer constants 15641612559SVarun Wadekar ******************************************************************************/ 157b6533b56SAnthony Zhou #define TEGRA_TMRUS_BASE U(0x0C2E0000) 158b6533b56SAnthony Zhou #define TEGRA_TMRUS_SIZE U(0x10000) 15941612559SVarun Wadekar 16041612559SVarun Wadekar /******************************************************************************* 16141612559SVarun Wadekar * Tegra Power Mgmt Controller constants 16241612559SVarun Wadekar ******************************************************************************/ 163b6533b56SAnthony Zhou #define TEGRA_PMC_BASE U(0x0C360000) 16441612559SVarun Wadekar 16541612559SVarun Wadekar /******************************************************************************* 16641612559SVarun Wadekar * Tegra scratch registers constants 16741612559SVarun Wadekar ******************************************************************************/ 168b6533b56SAnthony Zhou #define TEGRA_SCRATCH_BASE U(0x0C390000) 169192fd367SSteven Kao #define SECURE_SCRATCH_RSV44_LO U(0x1C4) 170192fd367SSteven Kao #define SECURE_SCRATCH_RSV44_HI U(0x1C8) 171192fd367SSteven Kao #define SECURE_SCRATCH_RSV97 U(0x36C) 172192fd367SSteven Kao #define SECURE_SCRATCH_RSV99_LO U(0x37C) 173192fd367SSteven Kao #define SECURE_SCRATCH_RSV99_HI U(0x380) 174192fd367SSteven Kao #define SECURE_SCRATCH_RSV109_LO U(0x3CC) 175192fd367SSteven Kao #define SECURE_SCRATCH_RSV109_HI U(0x3D0) 176192fd367SSteven Kao 177192fd367SSteven Kao #define SCRATCH_BL31_PARAMS_ADDR SECURE_SCRATCH_RSV44_LO 178192fd367SSteven Kao #define SCRATCH_BL31_PLAT_PARAMS_ADDR SECURE_SCRATCH_RSV44_HI 179192fd367SSteven Kao #define SCRATCH_SECURE_BOOTP_FCFG SECURE_SCRATCH_RSV97 180192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_LO SECURE_SCRATCH_RSV99_LO 181192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_HI SECURE_SCRATCH_RSV99_HI 182192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_LO SECURE_SCRATCH_RSV109_LO 183192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_HI SECURE_SCRATCH_RSV109_HI 18441612559SVarun Wadekar 18541612559SVarun Wadekar /******************************************************************************* 18641612559SVarun Wadekar * Tegra Memory Mapped Control Register Access Bus constants 18741612559SVarun Wadekar ******************************************************************************/ 188b6533b56SAnthony Zhou #define TEGRA_MMCRAB_BASE U(0x0E000000) 18941612559SVarun Wadekar 19041612559SVarun Wadekar /******************************************************************************* 19141612559SVarun Wadekar * Tegra SMMU Controller constants 19241612559SVarun Wadekar ******************************************************************************/ 193b6533b56SAnthony Zhou #define TEGRA_SMMU0_BASE U(0x12000000) 194b6533b56SAnthony Zhou #define TEGRA_SMMU1_BASE U(0x11000000) 195b6533b56SAnthony Zhou #define TEGRA_SMMU2_BASE U(0x10000000) 19641612559SVarun Wadekar 19741612559SVarun Wadekar /******************************************************************************* 19841612559SVarun Wadekar * Tegra TZRAM constants 19941612559SVarun Wadekar ******************************************************************************/ 200b6533b56SAnthony Zhou #define TEGRA_TZRAM_BASE U(0x40000000) 201b6533b56SAnthony Zhou #define TEGRA_TZRAM_SIZE U(0x40000) 20241612559SVarun Wadekar 20341612559SVarun Wadekar /******************************************************************************* 20441612559SVarun Wadekar * Tegra Clock and Reset Controller constants 20541612559SVarun Wadekar ******************************************************************************/ 206b6533b56SAnthony Zhou #define TEGRA_CAR_RESET_BASE U(0x20000000) 20741612559SVarun Wadekar 208719fdb6eSVarun Wadekar /******************************************************************************* 209bc019041SAjay Gupta * XUSB PADCTL 210bc019041SAjay Gupta ******************************************************************************/ 211b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_BASE U(0x3520000) 212b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_SIZE U(0x10000) 213b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0 U(0x136c) 214b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0 U(0x1370) 215b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1 U(0x1374) 216b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2 U(0x1378) 217b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3 U(0x137c) 218b6533b56SAnthony Zhou #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0 U(0x139c) 219bc019041SAjay Gupta 220bc019041SAjay Gupta /******************************************************************************* 221bc019041SAjay Gupta * XUSB STREAMIDs 222bc019041SAjay Gupta ******************************************************************************/ 223b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_HOST U(0x1b) 224b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_DEV U(0x1c) 225b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF0 U(0x5d) 226b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF1 U(0x5e) 227b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF2 U(0x5f) 228b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF3 U(0x60) 229bc019041SAjay Gupta 23041612559SVarun Wadekar #endif /* __TEGRA_DEF_H__ */ 231