xref: /rk3399_ARM-atf/plat/nvidia/tegra/include/t194/tegra_def.h (revision 1c62509e89333bbb1b4c0b933d4b906e77206066)
141612559SVarun Wadekar /*
241612559SVarun Wadekar  * Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved.
341612559SVarun Wadekar  *
441612559SVarun Wadekar  * SPDX-License-Identifier: BSD-3-Clause
541612559SVarun Wadekar  */
641612559SVarun Wadekar 
741612559SVarun Wadekar #ifndef __TEGRA_DEF_H__
841612559SVarun Wadekar #define __TEGRA_DEF_H__
941612559SVarun Wadekar 
1041612559SVarun Wadekar #include <lib/utils_def.h>
1141612559SVarun Wadekar 
1241612559SVarun Wadekar /*******************************************************************************
1341612559SVarun Wadekar  * These values are used by the PSCI implementation during the `CPU_SUSPEND`
1441612559SVarun Wadekar  * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state'
1541612559SVarun Wadekar  * parameter.
1641612559SVarun Wadekar  ******************************************************************************/
17b6533b56SAnthony Zhou #define PSTATE_ID_CORE_IDLE		U(6)
18b6533b56SAnthony Zhou #define PSTATE_ID_CORE_POWERDN		U(7)
19b6533b56SAnthony Zhou #define PSTATE_ID_SOC_POWERDN		U(2)
2041612559SVarun Wadekar 
2141612559SVarun Wadekar /*******************************************************************************
2241612559SVarun Wadekar  * Platform power states (used by PSCI framework)
2341612559SVarun Wadekar  *
2441612559SVarun Wadekar  * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
2541612559SVarun Wadekar  * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
2641612559SVarun Wadekar  ******************************************************************************/
27b6533b56SAnthony Zhou #define PLAT_MAX_RET_STATE		U(1)
28b6533b56SAnthony Zhou #define PLAT_MAX_OFF_STATE		U(8)
2941612559SVarun Wadekar 
3041612559SVarun Wadekar /*******************************************************************************
3141612559SVarun Wadekar  * Secure IRQ definitions
3241612559SVarun Wadekar  ******************************************************************************/
33*1c62509eSVarun Wadekar #define TEGRA194_MAX_SEC_IRQS		U(2)
34*1c62509eSVarun Wadekar #define TEGRA194_TOP_WDT_IRQ		U(49)
35*1c62509eSVarun Wadekar #define TEGRA194_AON_WDT_IRQ		U(50)
3641612559SVarun Wadekar 
37*1c62509eSVarun Wadekar #define TEGRA194_SEC_IRQ_TARGET_MASK	U(0xFF) /* 8 Carmel */
3841612559SVarun Wadekar 
3941612559SVarun Wadekar /*******************************************************************************
4041612559SVarun Wadekar  * Tegra Miscellanous register constants
4141612559SVarun Wadekar  ******************************************************************************/
42b6533b56SAnthony Zhou #define TEGRA_MISC_BASE			U(0x00100000)
4341612559SVarun Wadekar 
44b6533b56SAnthony Zhou #define HARDWARE_REVISION_OFFSET	U(0x4)
45b6533b56SAnthony Zhou #define MISCREG_EMU_REVID		U(0x3160)
46b6533b56SAnthony Zhou #define  BOARD_MASK_BITS		U(0xFF)
47b6533b56SAnthony Zhou #define  BOARD_SHIFT_BITS		U(24)
48b6533b56SAnthony Zhou #define MISCREG_PFCFG			U(0x200C)
4941612559SVarun Wadekar 
5041612559SVarun Wadekar /*******************************************************************************
5141612559SVarun Wadekar  * Tegra Memory Controller constants
5241612559SVarun Wadekar  ******************************************************************************/
53b6533b56SAnthony Zhou #define TEGRA_MC_STREAMID_BASE		U(0x02C00000)
54b6533b56SAnthony Zhou #define TEGRA_MC_BASE			U(0x02C10000)
5541612559SVarun Wadekar 
563b2b3375SVarun Wadekar /* General Security Carveout register macros */
57b6533b56SAnthony Zhou #define MC_GSC_CONFIG_REGS_SIZE		U(0x40)
58b6533b56SAnthony Zhou #define MC_GSC_LOCK_CFG_SETTINGS_BIT	(U(1) << 1)
59b6533b56SAnthony Zhou #define MC_GSC_ENABLE_TZ_LOCK_BIT	(U(1) << 0)
60b6533b56SAnthony Zhou #define MC_GSC_SIZE_RANGE_4KB_SHIFT	U(27)
61b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_SHIFT		U(12)
62b6533b56SAnthony Zhou #define MC_GSC_BASE_LO_MASK		U(0xFFFFF)
63b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_SHIFT		U(0)
64b6533b56SAnthony Zhou #define MC_GSC_BASE_HI_MASK		U(3)
651d9aad42SVarun Wadekar #define MC_GSC_ENABLE_CPU_SECURE_BIT    (U(1) << 31)
663b2b3375SVarun Wadekar 
6741612559SVarun Wadekar /* TZDRAM carveout configuration registers */
68b6533b56SAnthony Zhou #define MC_SECURITY_CFG0_0		U(0x70)
69b6533b56SAnthony Zhou #define MC_SECURITY_CFG1_0		U(0x74)
70b6533b56SAnthony Zhou #define MC_SECURITY_CFG3_0		U(0x9BC)
7141612559SVarun Wadekar 
72c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_MASK		(U(0xFFF) << 20)
73c0e1bcd0SHarvey Hsieh #define MC_SECURITY_SIZE_MB_MASK	(U(0x1FFF) << 0)
74c0e1bcd0SHarvey Hsieh #define MC_SECURITY_BOM_HI_MASK		(U(0x3) << 0)
75c0e1bcd0SHarvey Hsieh 
7641612559SVarun Wadekar /* Video Memory carveout configuration registers */
77b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
78b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
79b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
8041612559SVarun Wadekar 
813b2b3375SVarun Wadekar /*
823b2b3375SVarun Wadekar  * Carveout (MC_SECURITY_CARVEOUT24) registers used to clear the
833b2b3375SVarun Wadekar  * non-overlapping Video memory region
843b2b3375SVarun Wadekar  */
85b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_CFG	U(0x25A0)
86b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_LO	U(0x25A4)
87b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_BASE_HI	U(0x25A8)
88b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_SIZE	U(0x25AC)
89b6533b56SAnthony Zhou #define MC_VIDEO_PROTECT_CLEAR_ACCESS_CFG0	U(0x25B0)
903b2b3375SVarun Wadekar 
9141612559SVarun Wadekar /* TZRAM carveout (MC_SECURITY_CARVEOUT11) configuration registers */
92b6533b56SAnthony Zhou #define MC_TZRAM_CARVEOUT_CFG		U(0x2190)
93b6533b56SAnthony Zhou #define MC_TZRAM_BASE_LO		U(0x2194)
94b6533b56SAnthony Zhou #define MC_TZRAM_BASE_HI		U(0x2198)
95b6533b56SAnthony Zhou #define MC_TZRAM_SIZE			U(0x219C)
961d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS0_CFG0	U(0x21A0)
971d9aad42SVarun Wadekar #define MC_TZRAM_CLIENT_ACCESS1_CFG0	U(0x21A4)
981d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCORER		(U(1) << 7)
991d9aad42SVarun Wadekar #define  TZRAM_ALLOW_MPCOREW		(U(1) << 25)
10041612559SVarun Wadekar 
10141612559SVarun Wadekar /* Memory Controller Reset Control registers */
102b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLAA_FLUSH_ENB	(U(1) << 28)
103b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_DLA1A_FLUSH_ENB	(U(1) << 29)
104b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA0A_FLUSH_ENB	(U(1) << 30)
105b6533b56SAnthony Zhou #define  MC_CLIENT_HOTRESET_CTRL1_PVA1A_FLUSH_ENB	(U(1) << 31)
10641612559SVarun Wadekar 
10741612559SVarun Wadekar /*******************************************************************************
10841612559SVarun Wadekar  * Tegra UART Controller constants
10941612559SVarun Wadekar  ******************************************************************************/
110b6533b56SAnthony Zhou #define TEGRA_UARTA_BASE		U(0x03100000)
111b6533b56SAnthony Zhou #define TEGRA_UARTB_BASE		U(0x03110000)
112b6533b56SAnthony Zhou #define TEGRA_UARTC_BASE		U(0x0C280000)
113b6533b56SAnthony Zhou #define TEGRA_UARTD_BASE		U(0x03130000)
114b6533b56SAnthony Zhou #define TEGRA_UARTE_BASE		U(0x03140000)
115b6533b56SAnthony Zhou #define TEGRA_UARTF_BASE		U(0x03150000)
116b6533b56SAnthony Zhou #define TEGRA_UARTG_BASE		U(0x0C290000)
11741612559SVarun Wadekar 
11841612559SVarun Wadekar /*******************************************************************************
11941612559SVarun Wadekar  * Tegra Fuse Controller related constants
12041612559SVarun Wadekar  ******************************************************************************/
121b6533b56SAnthony Zhou #define TEGRA_FUSE_BASE			U(0x03820000)
122b6533b56SAnthony Zhou #define  OPT_SUBREVISION		U(0x248)
123b6533b56SAnthony Zhou #define  SUBREVISION_MASK		U(0xF)
12441612559SVarun Wadekar 
12541612559SVarun Wadekar /*******************************************************************************
12641612559SVarun Wadekar  * GICv2 & interrupt handling related constants
12741612559SVarun Wadekar  ******************************************************************************/
128b6533b56SAnthony Zhou #define TEGRA_GICD_BASE			U(0x03881000)
129b6533b56SAnthony Zhou #define TEGRA_GICC_BASE			U(0x03882000)
13041612559SVarun Wadekar 
13141612559SVarun Wadekar /*******************************************************************************
13241612559SVarun Wadekar  * Security Engine related constants
13341612559SVarun Wadekar  ******************************************************************************/
134b6533b56SAnthony Zhou #define TEGRA_SE0_BASE			U(0x03AC0000)
1356eb3c188SSteven Kao #define  SE0_MUTEX_WATCHDOG_NS_LIMIT	U(0x6C)
1366eb3c188SSteven Kao #define  SE0_AES0_ENTROPY_SRC_AGE_CTRL	U(0x2FC)
137b6533b56SAnthony Zhou #define TEGRA_PKA1_BASE			U(0x03AD0000)
1386eb3c188SSteven Kao #define  SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL U(0x144)
1396eb3c188SSteven Kao #define  PKA1_MUTEX_WATCHDOG_NS_LIMIT	SE_PKA1_CTRL_SE_MUTEX_TMOUT_DFTVAL
140b6533b56SAnthony Zhou #define TEGRA_RNG1_BASE			U(0x03AE0000)
1416eb3c188SSteven Kao #define  RNG1_MUTEX_WATCHDOG_NS_LIMIT	U(0xFE0)
14241612559SVarun Wadekar 
14341612559SVarun Wadekar /*******************************************************************************
14441612559SVarun Wadekar  * Tegra micro-seconds timer constants
14541612559SVarun Wadekar  ******************************************************************************/
146b6533b56SAnthony Zhou #define TEGRA_TMRUS_BASE		U(0x0C2E0000)
147b6533b56SAnthony Zhou #define TEGRA_TMRUS_SIZE		U(0x10000)
14841612559SVarun Wadekar 
14941612559SVarun Wadekar /*******************************************************************************
15041612559SVarun Wadekar  * Tegra Power Mgmt Controller constants
15141612559SVarun Wadekar  ******************************************************************************/
152b6533b56SAnthony Zhou #define TEGRA_PMC_BASE			U(0x0C360000)
15341612559SVarun Wadekar 
15441612559SVarun Wadekar /*******************************************************************************
15541612559SVarun Wadekar  * Tegra scratch registers constants
15641612559SVarun Wadekar  ******************************************************************************/
157b6533b56SAnthony Zhou #define TEGRA_SCRATCH_BASE		U(0x0C390000)
158192fd367SSteven Kao #define  SECURE_SCRATCH_RSV44_LO	U(0x1C4)
159192fd367SSteven Kao #define  SECURE_SCRATCH_RSV44_HI	U(0x1C8)
160192fd367SSteven Kao #define  SECURE_SCRATCH_RSV97		U(0x36C)
161192fd367SSteven Kao #define  SECURE_SCRATCH_RSV99_LO	U(0x37C)
162192fd367SSteven Kao #define  SECURE_SCRATCH_RSV99_HI	U(0x380)
163192fd367SSteven Kao #define  SECURE_SCRATCH_RSV109_LO	U(0x3CC)
164192fd367SSteven Kao #define  SECURE_SCRATCH_RSV109_HI	U(0x3D0)
165192fd367SSteven Kao 
166192fd367SSteven Kao #define SCRATCH_BL31_PARAMS_ADDR	SECURE_SCRATCH_RSV44_LO
167192fd367SSteven Kao #define SCRATCH_BL31_PLAT_PARAMS_ADDR	SECURE_SCRATCH_RSV44_HI
168192fd367SSteven Kao #define SCRATCH_SECURE_BOOTP_FCFG	SECURE_SCRATCH_RSV97
169192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_LO	SECURE_SCRATCH_RSV99_LO
170192fd367SSteven Kao #define SCRATCH_SMMU_TABLE_ADDR_HI	SECURE_SCRATCH_RSV99_HI
171192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_LO		SECURE_SCRATCH_RSV109_LO
172192fd367SSteven Kao #define SCRATCH_RESET_VECTOR_HI		SECURE_SCRATCH_RSV109_HI
17341612559SVarun Wadekar 
17441612559SVarun Wadekar /*******************************************************************************
17541612559SVarun Wadekar  * Tegra Memory Mapped Control Register Access Bus constants
17641612559SVarun Wadekar  ******************************************************************************/
177b6533b56SAnthony Zhou #define TEGRA_MMCRAB_BASE		U(0x0E000000)
17841612559SVarun Wadekar 
17941612559SVarun Wadekar /*******************************************************************************
18041612559SVarun Wadekar  * Tegra SMMU Controller constants
18141612559SVarun Wadekar  ******************************************************************************/
182b6533b56SAnthony Zhou #define TEGRA_SMMU0_BASE		U(0x12000000)
183b6533b56SAnthony Zhou #define TEGRA_SMMU1_BASE		U(0x11000000)
184b6533b56SAnthony Zhou #define TEGRA_SMMU2_BASE		U(0x10000000)
18541612559SVarun Wadekar 
18641612559SVarun Wadekar /*******************************************************************************
18741612559SVarun Wadekar  * Tegra TZRAM constants
18841612559SVarun Wadekar  ******************************************************************************/
189b6533b56SAnthony Zhou #define TEGRA_TZRAM_BASE		U(0x40000000)
190b6533b56SAnthony Zhou #define TEGRA_TZRAM_SIZE		U(0x40000)
19141612559SVarun Wadekar 
19241612559SVarun Wadekar /*******************************************************************************
19341612559SVarun Wadekar  * Tegra Clock and Reset Controller constants
19441612559SVarun Wadekar  ******************************************************************************/
195b6533b56SAnthony Zhou #define TEGRA_CAR_RESET_BASE		U(0x20000000)
19641612559SVarun Wadekar 
197719fdb6eSVarun Wadekar /*******************************************************************************
198bc019041SAjay Gupta  * XUSB PADCTL
199bc019041SAjay Gupta  ******************************************************************************/
200b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_BASE			U(0x3520000)
201b6533b56SAnthony Zhou #define TEGRA_XUSB_PADCTL_SIZE			U(0x10000)
202b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_PF_0	U(0x136c)
203b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_0	U(0x1370)
204b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_1	U(0x1374)
205b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_2	U(0x1378)
206b6533b56SAnthony Zhou #define XUSB_PADCTL_HOST_AXI_STREAMID_VF_3	U(0x137c)
207b6533b56SAnthony Zhou #define XUSB_PADCTL_DEV_AXI_STREAMID_PF_0	U(0x139c)
208bc019041SAjay Gupta 
209bc019041SAjay Gupta /*******************************************************************************
210bc019041SAjay Gupta  * XUSB STREAMIDs
211bc019041SAjay Gupta  ******************************************************************************/
212b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_HOST			U(0x1b)
213b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_DEV			U(0x1c)
214b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF0			U(0x5d)
215b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF1			U(0x5e)
216b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF2			U(0x5f)
217b6533b56SAnthony Zhou #define TEGRA_SID_XUSB_VF3			U(0x60)
218bc019041SAjay Gupta 
21941612559SVarun Wadekar #endif /* __TEGRA_DEF_H__ */
220