xref: /rk3399_ARM-atf/plat/nvidia/tegra/common/tegra_pm.c (revision c23f5e1cb920bbf6d623a6f91719eb98a5292e52)
108438e24SVarun Wadekar /*
2500fc9e1SVarun Wadekar  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3e44f86efSVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
408438e24SVarun Wadekar  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
608438e24SVarun Wadekar  */
708438e24SVarun Wadekar 
808438e24SVarun Wadekar #include <assert.h>
909d40e0eSAntonio Nino Diaz 
1008438e24SVarun Wadekar #include <platform_def.h>
1109d40e0eSAntonio Nino Diaz 
1209d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1309d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1409d40e0eSAntonio Nino Diaz #include <common/debug.h>
1509d40e0eSAntonio Nino Diaz #include <context.h>
1609d40e0eSAntonio Nino Diaz #include <drivers/console.h>
1709d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1809d40e0eSAntonio Nino Diaz #include <lib/mmio.h>
1909d40e0eSAntonio Nino Diaz #include <lib/psci/psci.h>
2009d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
2109d40e0eSAntonio Nino Diaz 
2209d40e0eSAntonio Nino Diaz #include <memctrl.h>
2308438e24SVarun Wadekar #include <pmc.h>
2408438e24SVarun Wadekar #include <tegra_def.h>
25322e7c3eSHarvey Hsieh #include <tegra_platform.h>
2608438e24SVarun Wadekar #include <tegra_private.h>
2708438e24SVarun Wadekar 
2808438e24SVarun Wadekar extern uint64_t tegra_bl31_phys_base;
2971cb26eaSVarun Wadekar extern uint64_t tegra_sec_entry_point;
3008438e24SVarun Wadekar 
3108438e24SVarun Wadekar /*******************************************************************************
3271cb26eaSVarun Wadekar  * This handler is called by the PSCI implementation during the `SYSTEM_SUSPEND`
3371cb26eaSVarun Wadekar  * call to get the `power_state` parameter. This allows the platform to encode
3471cb26eaSVarun Wadekar  * the appropriate State-ID field within the `power_state` parameter which can
3571cb26eaSVarun Wadekar  * be utilized in `pwr_domain_suspend()` to suspend to system affinity level.
3608438e24SVarun Wadekar ******************************************************************************/
3757e92dafSDavid Pu static void tegra_get_sys_suspend_power_state(psci_power_state_t *req_state)
3808438e24SVarun Wadekar {
39a7cd0953SVarun Wadekar 	/* all affinities use system suspend state id */
40b36aea5aSAnthony Zhou 	for (uint32_t i = MPIDR_AFFLVL0; i <= PLAT_MAX_PWR_LVL; i++) {
41a7cd0953SVarun Wadekar 		req_state->pwr_domain_state[i] = PSTATE_ID_SOC_POWERDN;
4208438e24SVarun Wadekar 	}
43b36aea5aSAnthony Zhou }
4408438e24SVarun Wadekar 
4508438e24SVarun Wadekar /*******************************************************************************
4608438e24SVarun Wadekar  * Handler called when an affinity instance is about to enter standby.
4708438e24SVarun Wadekar  ******************************************************************************/
4857e92dafSDavid Pu static void tegra_cpu_standby(plat_local_state_t cpu_state)
4908438e24SVarun Wadekar {
5007faf4d8SVignesh Radhakrishnan 	u_register_t saved_scr_el3;
5107faf4d8SVignesh Radhakrishnan 
52b36aea5aSAnthony Zhou 	(void)cpu_state;
53b36aea5aSAnthony Zhou 
540887026eSVarun Wadekar 	/* Tegra SoC specific handler */
550887026eSVarun Wadekar 	if (tegra_soc_cpu_standby(cpu_state) != PSCI_E_SUCCESS)
560887026eSVarun Wadekar 		ERROR("%s failed\n", __func__);
570887026eSVarun Wadekar 
5807faf4d8SVignesh Radhakrishnan 	saved_scr_el3 = read_scr_el3();
5907faf4d8SVignesh Radhakrishnan 
6007faf4d8SVignesh Radhakrishnan 	/*
6107faf4d8SVignesh Radhakrishnan 	 * As per ARM ARM D1.17.2, any physical IRQ interrupt received by the
6207faf4d8SVignesh Radhakrishnan 	 * PE will be treated as a wake-up event, if SCR_EL3.IRQ is set to '1',
6307faf4d8SVignesh Radhakrishnan 	 * irrespective of the value of the PSTATE.I bit value.
6407faf4d8SVignesh Radhakrishnan 	 */
6507faf4d8SVignesh Radhakrishnan 	write_scr_el3(saved_scr_el3 | SCR_IRQ_BIT);
6607faf4d8SVignesh Radhakrishnan 
6708438e24SVarun Wadekar 	/*
6808438e24SVarun Wadekar 	 * Enter standby state
6907faf4d8SVignesh Radhakrishnan 	 *
7007faf4d8SVignesh Radhakrishnan 	 * dsb & isb is good practice before using wfi to enter low power states
7108438e24SVarun Wadekar 	 */
7208438e24SVarun Wadekar 	dsb();
7307faf4d8SVignesh Radhakrishnan 	isb();
7408438e24SVarun Wadekar 	wfi();
7507faf4d8SVignesh Radhakrishnan 
7607faf4d8SVignesh Radhakrishnan 	/*
7707faf4d8SVignesh Radhakrishnan 	 * Restore saved scr_el3 that has IRQ bit cleared as we don't want EL3
7807faf4d8SVignesh Radhakrishnan 	 * handling any further interrupts
7907faf4d8SVignesh Radhakrishnan 	 */
8007faf4d8SVignesh Radhakrishnan 	write_scr_el3(saved_scr_el3);
8108438e24SVarun Wadekar }
8208438e24SVarun Wadekar 
8308438e24SVarun Wadekar /*******************************************************************************
8408438e24SVarun Wadekar  * Handler called when an affinity instance is about to be turned on. The
8508438e24SVarun Wadekar  * level and mpidr determine the affinity instance.
8608438e24SVarun Wadekar  ******************************************************************************/
8757e92dafSDavid Pu static int32_t tegra_pwr_domain_on(u_register_t mpidr)
8808438e24SVarun Wadekar {
8971cb26eaSVarun Wadekar 	return tegra_soc_pwr_domain_on(mpidr);
9008438e24SVarun Wadekar }
9108438e24SVarun Wadekar 
9208438e24SVarun Wadekar /*******************************************************************************
9371cb26eaSVarun Wadekar  * Handler called when a power domain is about to be turned off. The
9471cb26eaSVarun Wadekar  * target_state encodes the power state that each level should transition to.
9508438e24SVarun Wadekar  ******************************************************************************/
9657e92dafSDavid Pu static void tegra_pwr_domain_off(const psci_power_state_t *target_state)
9708438e24SVarun Wadekar {
98b36aea5aSAnthony Zhou 	(void)tegra_soc_pwr_domain_off(target_state);
99*c23f5e1cSanzhou 
100*c23f5e1cSanzhou 	/* disable GICC */
101*c23f5e1cSanzhou 	tegra_gic_cpuif_deactivate();
10208438e24SVarun Wadekar }
10308438e24SVarun Wadekar 
10408438e24SVarun Wadekar /*******************************************************************************
10526c0d9b2SVarun Wadekar  * Handler called when a power domain is about to be suspended. The
10671cb26eaSVarun Wadekar  * target_state encodes the power state that each level should transition to.
107cb95a19aSVarun Wadekar  * This handler is called with SMP and data cache enabled, when
108cb95a19aSVarun Wadekar  * HW_ASSISTED_COHERENCY = 0
109cb95a19aSVarun Wadekar  ******************************************************************************/
110cb95a19aSVarun Wadekar void tegra_pwr_domain_suspend_pwrdown_early(const psci_power_state_t *target_state)
111cb95a19aSVarun Wadekar {
112cb95a19aSVarun Wadekar 	tegra_soc_pwr_domain_suspend_pwrdown_early(target_state);
113cb95a19aSVarun Wadekar }
114cb95a19aSVarun Wadekar 
115cb95a19aSVarun Wadekar /*******************************************************************************
116cb95a19aSVarun Wadekar  * Handler called when a power domain is about to be suspended. The
117cb95a19aSVarun Wadekar  * target_state encodes the power state that each level should transition to.
11808438e24SVarun Wadekar  ******************************************************************************/
11957e92dafSDavid Pu static void tegra_pwr_domain_suspend(const psci_power_state_t *target_state)
12008438e24SVarun Wadekar {
121b36aea5aSAnthony Zhou 	(void)tegra_soc_pwr_domain_suspend(target_state);
12208438e24SVarun Wadekar 
12308438e24SVarun Wadekar 	/* disable GICC */
12408438e24SVarun Wadekar 	tegra_gic_cpuif_deactivate();
12508438e24SVarun Wadekar }
12608438e24SVarun Wadekar 
12708438e24SVarun Wadekar /*******************************************************************************
12826c0d9b2SVarun Wadekar  * Handler called at the end of the power domain suspend sequence. The
12926c0d9b2SVarun Wadekar  * target_state encodes the power state that each level should transition to.
13026c0d9b2SVarun Wadekar  ******************************************************************************/
13157e92dafSDavid Pu static __dead2 void tegra_pwr_domain_power_down_wfi(const psci_power_state_t
13226c0d9b2SVarun Wadekar 					     *target_state)
13326c0d9b2SVarun Wadekar {
13426c0d9b2SVarun Wadekar 	/* call the chip's power down handler */
135b36aea5aSAnthony Zhou 	(void)tegra_soc_pwr_domain_power_down_wfi(target_state);
13626c0d9b2SVarun Wadekar 
1370ce729b1SVarun Wadekar 	/* Disable console if we are entering deep sleep. */
1380ce729b1SVarun Wadekar 	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
1390ce729b1SVarun Wadekar 			PSTATE_ID_SOC_POWERDN) {
1400ce729b1SVarun Wadekar 		INFO("%s: complete. Entering System Suspend...\n", __func__);
1410ce729b1SVarun Wadekar 		(void)console_flush();
1420ce729b1SVarun Wadekar 		console_switch_state(0);
1430ce729b1SVarun Wadekar 	}
1440ce729b1SVarun Wadekar 
14526c0d9b2SVarun Wadekar 	wfi();
14626c0d9b2SVarun Wadekar 	panic();
14726c0d9b2SVarun Wadekar }
14826c0d9b2SVarun Wadekar 
14926c0d9b2SVarun Wadekar /*******************************************************************************
15071cb26eaSVarun Wadekar  * Handler called when a power domain has just been powered on after
15171cb26eaSVarun Wadekar  * being turned off earlier. The target_state encodes the low power state that
15271cb26eaSVarun Wadekar  * each level has woken up from.
15308438e24SVarun Wadekar  ******************************************************************************/
15457e92dafSDavid Pu static void tegra_pwr_domain_on_finish(const psci_power_state_t *target_state)
15508438e24SVarun Wadekar {
156b36aea5aSAnthony Zhou 	const plat_params_from_bl2_t *plat_params;
15708438e24SVarun Wadekar 
15808438e24SVarun Wadekar 	/*
15908438e24SVarun Wadekar 	 * Check if we are exiting from deep sleep.
16008438e24SVarun Wadekar 	 */
16171cb26eaSVarun Wadekar 	if (target_state->pwr_domain_state[PLAT_MAX_PWR_LVL] ==
16271cb26eaSVarun Wadekar 			PSTATE_ID_SOC_POWERDN) {
16308438e24SVarun Wadekar 
1642a3dd384SVarun Wadekar 		/*
1652a3dd384SVarun Wadekar 		 * On entering System Suspend state, the GIC loses power
1662a3dd384SVarun Wadekar 		 * completely. Initialize the GIC global distributor and
1672a3dd384SVarun Wadekar 		 * GIC cpu interfaces.
1682a3dd384SVarun Wadekar 		 */
1692a3dd384SVarun Wadekar 		tegra_gic_init();
1702a3dd384SVarun Wadekar 
171544c092bSAmbroise Vincent 		/* Restart console output. */
172544c092bSAmbroise Vincent 		console_switch_state(CONSOLE_FLAG_RUNTIME);
1735b5928e8SVarun Wadekar 
17408438e24SVarun Wadekar 		/*
175102e4087SVarun Wadekar 		 * Restore Memory Controller settings as it loses state
176102e4087SVarun Wadekar 		 * during system suspend.
17708438e24SVarun Wadekar 		 */
178102e4087SVarun Wadekar 		tegra_memctrl_restore_settings();
17908438e24SVarun Wadekar 
18008438e24SVarun Wadekar 		/*
18108438e24SVarun Wadekar 		 * Security configuration to allow DRAM/device access.
18208438e24SVarun Wadekar 		 */
18308438e24SVarun Wadekar 		plat_params = bl31_get_plat_params();
184e0d4158cSVarun Wadekar 		tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
185b36aea5aSAnthony Zhou 			(uint32_t)plat_params->tzdram_size);
186207680c6SVarun Wadekar 
1872a3dd384SVarun Wadekar 	} else {
1882a3dd384SVarun Wadekar 		/*
1892a3dd384SVarun Wadekar 		 * Initialize the GIC cpu and distributor interfaces
1902a3dd384SVarun Wadekar 		 */
1912a3dd384SVarun Wadekar 		tegra_gic_pcpu_init();
19208438e24SVarun Wadekar 	}
19308438e24SVarun Wadekar 
19408438e24SVarun Wadekar 	/*
19508438e24SVarun Wadekar 	 * Reset hardware settings.
19608438e24SVarun Wadekar 	 */
197b36aea5aSAnthony Zhou 	(void)tegra_soc_pwr_domain_on_finish(target_state);
19808438e24SVarun Wadekar }
19908438e24SVarun Wadekar 
20008438e24SVarun Wadekar /*******************************************************************************
20171cb26eaSVarun Wadekar  * Handler called when a power domain has just been powered on after
20271cb26eaSVarun Wadekar  * having been suspended earlier. The target_state encodes the low power state
20371cb26eaSVarun Wadekar  * that each level has woken up from.
20408438e24SVarun Wadekar  ******************************************************************************/
20557e92dafSDavid Pu static void tegra_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
20608438e24SVarun Wadekar {
20771cb26eaSVarun Wadekar 	tegra_pwr_domain_on_finish(target_state);
20808438e24SVarun Wadekar }
20908438e24SVarun Wadekar 
21008438e24SVarun Wadekar /*******************************************************************************
21108438e24SVarun Wadekar  * Handler called when the system wants to be powered off
21208438e24SVarun Wadekar  ******************************************************************************/
21357e92dafSDavid Pu static __dead2 void tegra_system_off(void)
21408438e24SVarun Wadekar {
21531a4957cSVarun Wadekar 	INFO("Powering down system...\n");
21631a4957cSVarun Wadekar 
21731a4957cSVarun Wadekar 	tegra_soc_prepare_system_off();
21808438e24SVarun Wadekar }
21908438e24SVarun Wadekar 
22008438e24SVarun Wadekar /*******************************************************************************
22108438e24SVarun Wadekar  * Handler called when the system wants to be restarted.
22208438e24SVarun Wadekar  ******************************************************************************/
22357e92dafSDavid Pu static __dead2 void tegra_system_reset(void)
22408438e24SVarun Wadekar {
22531a4957cSVarun Wadekar 	INFO("Restarting system...\n");
22631a4957cSVarun Wadekar 
2273b40f993SVarun Wadekar 	/* per-SoC system reset handler */
228b36aea5aSAnthony Zhou 	(void)tegra_soc_prepare_system_reset();
2293b40f993SVarun Wadekar 
23057c539f9SVarun Wadekar 	/* wait for the system to reset */
23157c539f9SVarun Wadekar 	for (;;) {
23257c539f9SVarun Wadekar 		;
23357c539f9SVarun Wadekar 	}
23408438e24SVarun Wadekar }
23508438e24SVarun Wadekar 
23608438e24SVarun Wadekar /*******************************************************************************
23771cb26eaSVarun Wadekar  * Handler called to check the validity of the power state parameter.
23871cb26eaSVarun Wadekar  ******************************************************************************/
23957e92dafSDavid Pu static int32_t tegra_validate_power_state(uint32_t power_state,
24071cb26eaSVarun Wadekar 				   psci_power_state_t *req_state)
24171cb26eaSVarun Wadekar {
2424c994002SAnthony Zhou 	assert(req_state != NULL);
24371cb26eaSVarun Wadekar 
24471cb26eaSVarun Wadekar 	return tegra_soc_validate_power_state(power_state, req_state);
24571cb26eaSVarun Wadekar }
24671cb26eaSVarun Wadekar 
24771cb26eaSVarun Wadekar /*******************************************************************************
24871cb26eaSVarun Wadekar  * Platform handler called to check the validity of the non secure entrypoint.
24971cb26eaSVarun Wadekar  ******************************************************************************/
25057e92dafSDavid Pu static int32_t tegra_validate_ns_entrypoint(uintptr_t entrypoint)
25171cb26eaSVarun Wadekar {
252b36aea5aSAnthony Zhou 	int32_t ret = PSCI_E_INVALID_ADDRESS;
253b36aea5aSAnthony Zhou 
25471cb26eaSVarun Wadekar 	/*
25571cb26eaSVarun Wadekar 	 * Check if the non secure entrypoint lies within the non
25671cb26eaSVarun Wadekar 	 * secure DRAM.
25771cb26eaSVarun Wadekar 	 */
258b36aea5aSAnthony Zhou 	if ((entrypoint >= TEGRA_DRAM_BASE) && (entrypoint <= TEGRA_DRAM_END)) {
259b36aea5aSAnthony Zhou 		ret = PSCI_E_SUCCESS;
260b36aea5aSAnthony Zhou 	}
26171cb26eaSVarun Wadekar 
262b36aea5aSAnthony Zhou 	return ret;
26371cb26eaSVarun Wadekar }
26471cb26eaSVarun Wadekar 
26571cb26eaSVarun Wadekar /*******************************************************************************
26608438e24SVarun Wadekar  * Export the platform handlers to enable psci to invoke them
26708438e24SVarun Wadekar  ******************************************************************************/
2685d52aea8SVarun Wadekar static plat_psci_ops_t tegra_plat_psci_ops = {
26971cb26eaSVarun Wadekar 	.cpu_standby			= tegra_cpu_standby,
27071cb26eaSVarun Wadekar 	.pwr_domain_on			= tegra_pwr_domain_on,
27171cb26eaSVarun Wadekar 	.pwr_domain_off			= tegra_pwr_domain_off,
272cb95a19aSVarun Wadekar 	.pwr_domain_suspend_pwrdown_early = tegra_pwr_domain_suspend_pwrdown_early,
27371cb26eaSVarun Wadekar 	.pwr_domain_suspend		= tegra_pwr_domain_suspend,
27471cb26eaSVarun Wadekar 	.pwr_domain_on_finish		= tegra_pwr_domain_on_finish,
27571cb26eaSVarun Wadekar 	.pwr_domain_suspend_finish	= tegra_pwr_domain_suspend_finish,
27626c0d9b2SVarun Wadekar 	.pwr_domain_pwr_down_wfi	= tegra_pwr_domain_power_down_wfi,
27708438e24SVarun Wadekar 	.system_off			= tegra_system_off,
27808438e24SVarun Wadekar 	.system_reset			= tegra_system_reset,
27994c672e7SVarun Wadekar 	.validate_power_state		= tegra_validate_power_state,
28071cb26eaSVarun Wadekar 	.validate_ns_entrypoint		= tegra_validate_ns_entrypoint,
28171cb26eaSVarun Wadekar 	.get_sys_suspend_power_state	= tegra_get_sys_suspend_power_state,
28208438e24SVarun Wadekar };
28308438e24SVarun Wadekar 
28408438e24SVarun Wadekar /*******************************************************************************
28571cb26eaSVarun Wadekar  * Export the platform specific power ops and initialize Power Controller
28608438e24SVarun Wadekar  ******************************************************************************/
28771cb26eaSVarun Wadekar int plat_setup_psci_ops(uintptr_t sec_entrypoint,
28871cb26eaSVarun Wadekar 			const plat_psci_ops_t **psci_ops)
28908438e24SVarun Wadekar {
29071cb26eaSVarun Wadekar 	psci_power_state_t target_state = { { PSCI_LOCAL_STATE_RUN } };
29171cb26eaSVarun Wadekar 
29271cb26eaSVarun Wadekar 	/*
29371cb26eaSVarun Wadekar 	 * Flush entrypoint variable to PoC since it will be
29471cb26eaSVarun Wadekar 	 * accessed after a reset with the caches turned off.
29571cb26eaSVarun Wadekar 	 */
29671cb26eaSVarun Wadekar 	tegra_sec_entry_point = sec_entrypoint;
29771cb26eaSVarun Wadekar 	flush_dcache_range((uint64_t)&tegra_sec_entry_point, sizeof(uint64_t));
29871cb26eaSVarun Wadekar 
29908438e24SVarun Wadekar 	/*
30008438e24SVarun Wadekar 	 * Reset hardware settings.
30108438e24SVarun Wadekar 	 */
302b36aea5aSAnthony Zhou 	(void)tegra_soc_pwr_domain_on_finish(&target_state);
30308438e24SVarun Wadekar 
30408438e24SVarun Wadekar 	/*
3055d52aea8SVarun Wadekar 	 * Disable System Suspend if the platform does not
3065d52aea8SVarun Wadekar 	 * support it
3075d52aea8SVarun Wadekar 	 */
3085d52aea8SVarun Wadekar 	if (!plat_supports_system_suspend()) {
3095d52aea8SVarun Wadekar 		tegra_plat_psci_ops.get_sys_suspend_power_state = NULL;
3105d52aea8SVarun Wadekar 	}
3115d52aea8SVarun Wadekar 
3125d52aea8SVarun Wadekar 	/*
31371cb26eaSVarun Wadekar 	 * Initialize PSCI ops struct
31408438e24SVarun Wadekar 	 */
31571cb26eaSVarun Wadekar 	*psci_ops = &tegra_plat_psci_ops;
31608438e24SVarun Wadekar 
31708438e24SVarun Wadekar 	return 0;
31808438e24SVarun Wadekar }
3192693f1dbSVarun Wadekar 
3202693f1dbSVarun Wadekar /*******************************************************************************
3212693f1dbSVarun Wadekar  * Platform handler to calculate the proper target power level at the
3222693f1dbSVarun Wadekar  * specified affinity level
3232693f1dbSVarun Wadekar  ******************************************************************************/
3242693f1dbSVarun Wadekar plat_local_state_t plat_get_target_pwr_state(unsigned int lvl,
3252693f1dbSVarun Wadekar 					     const plat_local_state_t *states,
3262693f1dbSVarun Wadekar 					     unsigned int ncpu)
3272693f1dbSVarun Wadekar {
328a7cd0953SVarun Wadekar 	return tegra_soc_get_target_pwr_state(lvl, states, ncpu);
3292693f1dbSVarun Wadekar }
330