xref: /rk3399_ARM-atf/plat/nvidia/tegra/common/tegra_fiq_glue.c (revision f617868678c230a080df4061b17a40b19a3bd048)
178e2bd10SVarun Wadekar /*
2e0f924a5SMax Shvetsov  * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
3*f6178686SVarun Wadekar  * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
478e2bd10SVarun Wadekar  *
582cb2c1aSdp-arm  * SPDX-License-Identifier: BSD-3-Clause
678e2bd10SVarun Wadekar  */
778e2bd10SVarun Wadekar 
878e2bd10SVarun Wadekar #include <assert.h>
909d40e0eSAntonio Nino Diaz 
1009d40e0eSAntonio Nino Diaz #include <arch_helpers.h>
1109d40e0eSAntonio Nino Diaz #include <bl31/interrupt_mgmt.h>
1209d40e0eSAntonio Nino Diaz #include <common/bl_common.h>
1309d40e0eSAntonio Nino Diaz #include <common/debug.h>
1478e2bd10SVarun Wadekar #include <context.h>
1578e2bd10SVarun Wadekar #include <denver.h>
1609d40e0eSAntonio Nino Diaz #include <lib/el3_runtime/context_mgmt.h>
1709d40e0eSAntonio Nino Diaz #include <plat/common/platform.h>
1809d40e0eSAntonio Nino Diaz 
19d16b045cSVarun Wadekar #if ENABLE_WDT_LEGACY_FIQ_HANDLING
20d16b045cSVarun Wadekar #include <flowctrl.h>
21d16b045cSVarun Wadekar #endif
2278e2bd10SVarun Wadekar #include <tegra_def.h>
2378e2bd10SVarun Wadekar #include <tegra_private.h>
2478e2bd10SVarun Wadekar 
25d16b045cSVarun Wadekar /* Legacy FIQ used by earlier Tegra platforms */
26d16b045cSVarun Wadekar #define LEGACY_FIQ_PPI_WDT		28U
27d16b045cSVarun Wadekar 
2878e2bd10SVarun Wadekar /*******************************************************************************
2978e2bd10SVarun Wadekar  * Static variables
3078e2bd10SVarun Wadekar  ******************************************************************************/
3178e2bd10SVarun Wadekar static uint64_t ns_fiq_handler_addr;
325bd1a177SAnthony Zhou static uint32_t fiq_handler_active;
3378e2bd10SVarun Wadekar static pcpu_fiq_state_t fiq_state[PLATFORM_CORE_COUNT];
3478e2bd10SVarun Wadekar 
3578e2bd10SVarun Wadekar /*******************************************************************************
3678e2bd10SVarun Wadekar  * Handler for FIQ interrupts
3778e2bd10SVarun Wadekar  ******************************************************************************/
3878e2bd10SVarun Wadekar static uint64_t tegra_fiq_interrupt_handler(uint32_t id,
3978e2bd10SVarun Wadekar 					  uint32_t flags,
4078e2bd10SVarun Wadekar 					  void *handle,
4178e2bd10SVarun Wadekar 					  void *cookie)
4278e2bd10SVarun Wadekar {
4378e2bd10SVarun Wadekar 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
4478e2bd10SVarun Wadekar 	el3_state_t *el3state_ctx = get_el3state_ctx(ctx);
455bd1a177SAnthony Zhou 	uint32_t cpu = plat_my_core_pos();
4678e2bd10SVarun Wadekar 	uint32_t irq;
4778e2bd10SVarun Wadekar 
4882e73ae7SAnthony Zhou 	(void)id;
4982e73ae7SAnthony Zhou 	(void)flags;
5082e73ae7SAnthony Zhou 	(void)handle;
5182e73ae7SAnthony Zhou 	(void)cookie;
5282e73ae7SAnthony Zhou 
5323ae8094SVarun Wadekar 	/*
5423ae8094SVarun Wadekar 	 * Read the pending interrupt ID
5523ae8094SVarun Wadekar 	 */
5623ae8094SVarun Wadekar 	irq = plat_ic_get_pending_interrupt_id();
5723ae8094SVarun Wadekar 
5878e2bd10SVarun Wadekar 	/*
5923ae8094SVarun Wadekar 	 * Jump to NS world only if the NS world's FIQ handler has
6023ae8094SVarun Wadekar 	 * been registered
6123ae8094SVarun Wadekar 	 */
6223ae8094SVarun Wadekar 	if (ns_fiq_handler_addr != 0U) {
6323ae8094SVarun Wadekar 
6423ae8094SVarun Wadekar 		/*
6578e2bd10SVarun Wadekar 		 * The FIQ was generated when the execution was in the non-secure
6678e2bd10SVarun Wadekar 		 * world. Save the context registers to start with.
6778e2bd10SVarun Wadekar 		 */
6878e2bd10SVarun Wadekar 		cm_el1_sysregs_context_save(NON_SECURE);
6978e2bd10SVarun Wadekar 
7078e2bd10SVarun Wadekar 		/*
7178e2bd10SVarun Wadekar 		 * Save elr_el3 and spsr_el3 from the saved context, and overwrite
7278e2bd10SVarun Wadekar 		 * the context with the NS fiq_handler_addr and SPSR value.
7378e2bd10SVarun Wadekar 		 */
745bd1a177SAnthony Zhou 		fiq_state[cpu].elr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_ELR_EL3));
755bd1a177SAnthony Zhou 		fiq_state[cpu].spsr_el3 = read_ctx_reg((el3state_ctx), (uint32_t)(CTX_SPSR_EL3));
7678e2bd10SVarun Wadekar 
7778e2bd10SVarun Wadekar 		/*
7878e2bd10SVarun Wadekar 		 * Set the new ELR to continue execution in the NS world using the
7978e2bd10SVarun Wadekar 		 * FIQ handler registered earlier.
8078e2bd10SVarun Wadekar 		 */
8123ae8094SVarun Wadekar 		cm_set_elr_el3(NON_SECURE, ns_fiq_handler_addr);
8223ae8094SVarun Wadekar 	}
8378e2bd10SVarun Wadekar 
84d16b045cSVarun Wadekar #if ENABLE_WDT_LEGACY_FIQ_HANDLING
85d16b045cSVarun Wadekar 	/*
86d16b045cSVarun Wadekar 	 * Tegra platforms that use LEGACY_FIQ as the watchdog timer FIQ
87d16b045cSVarun Wadekar 	 * need to issue an IPI to other CPUs, to allow them to handle
88d16b045cSVarun Wadekar 	 * the "system hung" scenario. This interrupt is passed to the GICD
89d16b045cSVarun Wadekar 	 * via the Flow Controller. So, once we receive this interrupt,
90d16b045cSVarun Wadekar 	 * disable the routing so that we can mark it as "complete" in the
91d16b045cSVarun Wadekar 	 * GIC later.
92d16b045cSVarun Wadekar 	 */
93d16b045cSVarun Wadekar 	if (irq == LEGACY_FIQ_PPI_WDT) {
94d16b045cSVarun Wadekar 		tegra_fc_disable_fiq_to_ccplex_routing();
95d16b045cSVarun Wadekar 	}
96d16b045cSVarun Wadekar #endif
97d16b045cSVarun Wadekar 
9878e2bd10SVarun Wadekar 	/*
9978e2bd10SVarun Wadekar 	 * Mark this interrupt as complete to avoid a FIQ storm.
10078e2bd10SVarun Wadekar 	 */
1015bd1a177SAnthony Zhou 	if (irq < 1022U) {
10223ae8094SVarun Wadekar 		(void)plat_ic_acknowledge_interrupt();
10378e2bd10SVarun Wadekar 		plat_ic_end_of_interrupt(irq);
1045bd1a177SAnthony Zhou 	}
10578e2bd10SVarun Wadekar 
10678e2bd10SVarun Wadekar 	return 0;
10778e2bd10SVarun Wadekar }
10878e2bd10SVarun Wadekar 
10978e2bd10SVarun Wadekar /*******************************************************************************
11078e2bd10SVarun Wadekar  * Setup handler for FIQ interrupts
11178e2bd10SVarun Wadekar  ******************************************************************************/
11278e2bd10SVarun Wadekar void tegra_fiq_handler_setup(void)
11378e2bd10SVarun Wadekar {
1145bd1a177SAnthony Zhou 	uint32_t flags;
1155bd1a177SAnthony Zhou 	int32_t rc;
11678e2bd10SVarun Wadekar 
11778e2bd10SVarun Wadekar 	/* return if already registered */
1185bd1a177SAnthony Zhou 	if (fiq_handler_active == 0U) {
11978e2bd10SVarun Wadekar 		/*
12078e2bd10SVarun Wadekar 		 * Register an interrupt handler for FIQ interrupts generated for
12178e2bd10SVarun Wadekar 		 * NS interrupt sources
12278e2bd10SVarun Wadekar 		 */
1235bd1a177SAnthony Zhou 		flags = 0U;
1245bd1a177SAnthony Zhou 		set_interrupt_rm_flag((flags), (NON_SECURE));
12545eab456SVarun Wadekar 		rc = register_interrupt_type_handler(INTR_TYPE_EL3,
12678e2bd10SVarun Wadekar 					tegra_fiq_interrupt_handler,
12778e2bd10SVarun Wadekar 					flags);
1285bd1a177SAnthony Zhou 		if (rc != 0) {
12978e2bd10SVarun Wadekar 			panic();
1305bd1a177SAnthony Zhou 		}
13178e2bd10SVarun Wadekar 
13278e2bd10SVarun Wadekar 		/* handler is now active */
13378e2bd10SVarun Wadekar 		fiq_handler_active = 1;
13478e2bd10SVarun Wadekar 	}
1355bd1a177SAnthony Zhou }
13678e2bd10SVarun Wadekar 
13778e2bd10SVarun Wadekar /*******************************************************************************
13878e2bd10SVarun Wadekar  * Validate and store NS world's entrypoint for FIQ interrupts
13978e2bd10SVarun Wadekar  ******************************************************************************/
14078e2bd10SVarun Wadekar void tegra_fiq_set_ns_entrypoint(uint64_t entrypoint)
14178e2bd10SVarun Wadekar {
14278e2bd10SVarun Wadekar 	ns_fiq_handler_addr = entrypoint;
14378e2bd10SVarun Wadekar }
14478e2bd10SVarun Wadekar 
14578e2bd10SVarun Wadekar /*******************************************************************************
14678e2bd10SVarun Wadekar  * Handler to return the NS EL1/EL0 CPU context
14778e2bd10SVarun Wadekar  ******************************************************************************/
1485bd1a177SAnthony Zhou int32_t tegra_fiq_get_intr_context(void)
14978e2bd10SVarun Wadekar {
15078e2bd10SVarun Wadekar 	cpu_context_t *ctx = cm_get_context(NON_SECURE);
15178e2bd10SVarun Wadekar 	gp_regs_t *gpregs_ctx = get_gpregs_ctx(ctx);
152e0f924a5SMax Shvetsov 	const el1_sysregs_t *el1state_ctx = get_el1_sysregs_ctx(ctx);
1535bd1a177SAnthony Zhou 	uint32_t cpu = plat_my_core_pos();
15478e2bd10SVarun Wadekar 	uint64_t val;
15578e2bd10SVarun Wadekar 
15678e2bd10SVarun Wadekar 	/*
15778e2bd10SVarun Wadekar 	 * We store the ELR_EL3, SPSR_EL3, SP_EL0 and SP_EL1 registers so
15878e2bd10SVarun Wadekar 	 * that el3_exit() sends these values back to the NS world.
15978e2bd10SVarun Wadekar 	 */
1605bd1a177SAnthony Zhou 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X0), (fiq_state[cpu].elr_el3));
1615bd1a177SAnthony Zhou 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X1), (fiq_state[cpu].spsr_el3));
16278e2bd10SVarun Wadekar 
1635bd1a177SAnthony Zhou 	val = read_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_SP_EL0));
1645bd1a177SAnthony Zhou 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X2), (val));
16578e2bd10SVarun Wadekar 
1665bd1a177SAnthony Zhou 	val = read_ctx_reg((el1state_ctx), (uint32_t)(CTX_SP_EL1));
1675bd1a177SAnthony Zhou 	write_ctx_reg((gpregs_ctx), (uint32_t)(CTX_GPREG_X3), (val));
16878e2bd10SVarun Wadekar 
16978e2bd10SVarun Wadekar 	return 0;
17078e2bd10SVarun Wadekar }
171