xref: /rk3399_ARM-atf/plat/nvidia/tegra/common/tegra_bl31_setup.c (revision f6c4b19ac84054f191d69662404f4af321f08b2e)
1 /*
2  * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #include <assert.h>
8 #include <errno.h>
9 #include <stddef.h>
10 #include <string.h>
11 
12 #include <platform_def.h>
13 
14 #include <arch.h>
15 #include <arch_helpers.h>
16 #include <bl31/bl31.h>
17 #include <common/bl_common.h>
18 #include <common/debug.h>
19 #include <cortex_a53.h>
20 #include <cortex_a57.h>
21 #include <denver.h>
22 #include <drivers/console.h>
23 #include <lib/mmio.h>
24 #include <lib/utils.h>
25 #include <lib/utils_def.h>
26 #include <plat/common/platform.h>
27 
28 #include <memctrl.h>
29 #include <profiler.h>
30 #include <tegra_def.h>
31 #include <tegra_platform.h>
32 #include <tegra_private.h>
33 
34 /* length of Trusty's input parameters (in bytes) */
35 #define TRUSTY_PARAMS_LEN_BYTES	(4096*2)
36 
37 extern void memcpy16(void *dest, const void *src, unsigned int length);
38 
39 /*******************************************************************************
40  * Declarations of linker defined symbols which will help us find the layout
41  * of trusted SRAM
42  ******************************************************************************/
43 
44 IMPORT_SYM(uint64_t, __RW_START__,	BL31_RW_START);
45 IMPORT_SYM(uint64_t, __RW_END__,	BL31_RW_END);
46 IMPORT_SYM(uint64_t, __RODATA_START__,	BL31_RODATA_BASE);
47 IMPORT_SYM(uint64_t, __RODATA_END__,	BL31_RODATA_END);
48 IMPORT_SYM(uint64_t, __TEXT_START__,	TEXT_START);
49 IMPORT_SYM(uint64_t, __TEXT_END__,	TEXT_END);
50 
51 extern uint64_t tegra_bl31_phys_base;
52 
53 static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
54 static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
55 	.tzdram_size = TZDRAM_SIZE
56 };
57 #ifdef SPD_trusty
58 static aapcs64_params_t bl32_args;
59 #endif
60 
61 /*******************************************************************************
62  * This variable holds the non-secure image entry address
63  ******************************************************************************/
64 extern uint64_t ns_image_entrypoint;
65 
66 /*******************************************************************************
67  * The following platform setup functions are weakly defined. They
68  * provide typical implementations that will be overridden by a SoC.
69  ******************************************************************************/
70 #pragma weak plat_early_platform_setup
71 #pragma weak plat_get_bl31_params
72 #pragma weak plat_get_bl31_plat_params
73 #pragma weak plat_late_platform_setup
74 
75 void plat_early_platform_setup(void)
76 {
77 	; /* do nothing */
78 }
79 
80 struct tegra_bl31_params *plat_get_bl31_params(void)
81 {
82 	return NULL;
83 }
84 
85 plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
86 {
87 	return NULL;
88 }
89 
90 void plat_late_platform_setup(void)
91 {
92 	; /* do nothing */
93 }
94 
95 /*******************************************************************************
96  * Return a pointer to the 'entry_point_info' structure of the next image for
97  * security state specified. BL33 corresponds to the non-secure image type
98  * while BL32 corresponds to the secure image type.
99  ******************************************************************************/
100 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
101 {
102 	entry_point_info_t *ep =  NULL;
103 
104 	/* return BL32 entry point info if it is valid */
105 	if (type == NON_SECURE) {
106 		ep = &bl33_image_ep_info;
107 	} else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
108 		ep = &bl32_image_ep_info;
109 	}
110 
111 	return ep;
112 }
113 
114 /*******************************************************************************
115  * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
116  * passes this platform specific information.
117  ******************************************************************************/
118 plat_params_from_bl2_t *bl31_get_plat_params(void)
119 {
120 	return &plat_bl31_params_from_bl2;
121 }
122 
123 /*******************************************************************************
124  * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
125  * info.
126  ******************************************************************************/
127 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
128 				u_register_t arg2, u_register_t arg3)
129 {
130 	struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
131 	plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
132 	image_info_t bl32_img_info = { {0} };
133 	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
134 	int32_t ret;
135 
136 	/*
137 	 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
138 	 * there's no argument to relay from a previous bootloader. Platforms
139 	 * might use custom ways to get arguments, so provide handlers which
140 	 * they can override.
141 	 */
142 	if (arg_from_bl2 == NULL) {
143 		arg_from_bl2 = plat_get_bl31_params();
144 	}
145 	if (plat_params == NULL) {
146 		plat_params = plat_get_bl31_plat_params();
147 	}
148 
149 	/*
150 	 * Copy BL3-3, BL3-2 entry point information.
151 	 * They are stored in Secure RAM, in BL2's address space.
152 	 */
153 	assert(arg_from_bl2 != NULL);
154 	assert(arg_from_bl2->bl33_ep_info != NULL);
155 	bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;
156 
157 	if (arg_from_bl2->bl32_ep_info != NULL) {
158 		bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
159 #ifdef SPD_trusty
160 		/* save BL32 boot parameters */
161 		memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args));
162 #endif
163 	}
164 
165 	/*
166 	 * Parse platform specific parameters
167 	 */
168 	assert(plat_params != NULL);
169 	plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
170 	plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
171 	plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
172 	plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
173 	plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
174 	plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
175 
176 	/*
177 	 * It is very important that we run either from TZDRAM or TZSRAM base.
178 	 * Add an explicit check here.
179 	 */
180 	if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
181 	    (TEGRA_TZRAM_BASE != BL31_BASE)) {
182 		panic();
183 	}
184 
185 	/*
186 	 * Enable console for the platform
187 	 */
188 	plat_enable_console(plat_params->uart_id);
189 
190 	/*
191 	 * The previous bootloader passes the base address of the shared memory
192 	 * location to store the boot profiler logs. Sanity check the
193 	 * address and initialise the profiler library, if it looks ok.
194 	 */
195 	if (plat_params->boot_profiler_shmem_base != 0ULL) {
196 
197 		ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
198 				PROFILER_SIZE_BYTES);
199 		if (ret == (int32_t)0) {
200 
201 			/* store the membase for the profiler lib */
202 			plat_bl31_params_from_bl2.boot_profiler_shmem_base =
203 				plat_params->boot_profiler_shmem_base;
204 
205 			/* initialise the profiler library */
206 			boot_profiler_init(plat_params->boot_profiler_shmem_base,
207 					   TEGRA_TMRUS_BASE);
208 		}
209 	}
210 
211 	/*
212 	 * Add timestamp for platform early setup entry.
213 	 */
214 	boot_profiler_add_record("[TF] early setup entry");
215 
216 	/*
217 	 * Initialize delay timer
218 	 */
219 	tegra_delay_timer_init();
220 
221 	/* Early platform setup for Tegra SoCs */
222 	plat_early_platform_setup();
223 
224 	/*
225 	 * Do initial security configuration to allow DRAM/device access.
226 	 */
227 	tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
228 			(uint32_t)plat_bl31_params_from_bl2.tzdram_size);
229 
230 	/*
231 	 * The previous bootloader might not have placed the BL32 image
232 	 * inside the TZDRAM. We check the BL32 image info to find out
233 	 * the base/PC values and relocate the image if necessary.
234 	 */
235 	if (arg_from_bl2->bl32_image_info != NULL) {
236 
237 		bl32_img_info = *arg_from_bl2->bl32_image_info;
238 
239 		/* Relocate BL32 if it resides outside of the TZDRAM */
240 		tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
241 		tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
242 				plat_bl31_params_from_bl2.tzdram_size;
243 		bl32_start = bl32_img_info.image_base;
244 		bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;
245 
246 		assert(tzdram_end > tzdram_start);
247 		assert(bl32_end > bl32_start);
248 		assert(bl32_image_ep_info.pc > tzdram_start);
249 		assert(bl32_image_ep_info.pc < tzdram_end);
250 
251 		/* relocate BL32 */
252 		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
253 
254 			INFO("Relocate BL32 to TZDRAM\n");
255 
256 			(void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
257 				 (void *)(uintptr_t)bl32_start,
258 				 bl32_img_info.image_size);
259 
260 			/* clean up non-secure intermediate buffer */
261 			zeromem((void *)(uintptr_t)bl32_start,
262 				bl32_img_info.image_size);
263 		}
264 	}
265 
266 	/*
267 	 * Add timestamp for platform early setup exit.
268 	 */
269 	boot_profiler_add_record("[TF] early setup exit");
270 
271 	INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
272 	     (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
273 	      == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
274 }
275 
276 #ifdef SPD_trusty
277 void plat_trusty_set_boot_args(aapcs64_params_t *args)
278 {
279 	/*
280 	* arg0 = TZDRAM aperture available for BL32
281 	* arg1 = BL32 boot params
282 	* arg2 = EKS Blob Length
283 	* arg3 = Boot Profiler Carveout Base
284 	*/
285 	args->arg0 = bl32_args.arg0;
286 	args->arg1 = bl32_args.arg2;
287 
288 	/* update EKS size */
289 	args->arg2 = bl32_args.arg4;
290 
291 	/* Profiler Carveout Base */
292 	args->arg3 = bl32_args.arg5;
293 }
294 #endif
295 
296 /*******************************************************************************
297  * Initialize the gic, configure the SCR.
298  ******************************************************************************/
299 void bl31_platform_setup(void)
300 {
301 	/*
302 	 * Add timestamp for platform setup entry.
303 	 */
304 	boot_profiler_add_record("[TF] plat setup entry");
305 
306 	/* Initialize the gic cpu and distributor interfaces */
307 	plat_gic_setup();
308 
309 	/*
310 	 * Setup secondary CPU POR infrastructure.
311 	 */
312 	plat_secondary_setup();
313 
314 	/*
315 	 * Initial Memory Controller configuration.
316 	 */
317 	tegra_memctrl_setup();
318 
319 	/*
320 	 * Set up the TZRAM memory aperture to allow only secure world
321 	 * access
322 	 */
323 	tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);
324 
325 	/*
326 	 * Late setup handler to allow platforms to performs additional
327 	 * functionality.
328 	 * This handler gets called with MMU enabled.
329 	 */
330 	plat_late_platform_setup();
331 
332 	/*
333 	 * Add timestamp for platform setup exit.
334 	 */
335 	boot_profiler_add_record("[TF] plat setup exit");
336 
337 	INFO("BL3-1: Tegra platform setup complete\n");
338 }
339 
340 /*******************************************************************************
341  * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
342  ******************************************************************************/
343 void bl31_plat_runtime_setup(void)
344 {
345 	/*
346 	 * During cold boot, it is observed that the arbitration
347 	 * bit is set in the Memory controller leading to false
348 	 * error interrupts in the non-secure world. To avoid
349 	 * this, clean the interrupt status register before
350 	 * booting into the non-secure world
351 	 */
352 	tegra_memctrl_clear_pending_interrupts();
353 
354 	/*
355 	 * During boot, USB3 and flash media (SDMMC/SATA) devices need
356 	 * access to IRAM. Because these clients connect to the MC and
357 	 * do not have a direct path to the IRAM, the MC implements AHB
358 	 * redirection during boot to allow path to IRAM. In this mode
359 	 * accesses to a programmed memory address aperture are directed
360 	 * to the AHB bus, allowing access to the IRAM. This mode must be
361 	 * disabled before we jump to the non-secure world.
362 	 */
363 	tegra_memctrl_disable_ahb_redirection();
364 
365 	/*
366 	 * Add final timestamp before exiting BL31.
367 	 */
368 	boot_profiler_add_record("[TF] bl31 exit");
369 	boot_profiler_deinit();
370 }
371 
372 /*******************************************************************************
373  * Perform the very early platform specific architectural setup here. At the
374  * moment this only intializes the mmu in a quick and dirty way.
375  ******************************************************************************/
376 void bl31_plat_arch_setup(void)
377 {
378 	uint64_t rw_start = BL31_RW_START;
379 	uint64_t rw_size = BL31_RW_END - BL31_RW_START;
380 	uint64_t rodata_start = BL31_RODATA_BASE;
381 	uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
382 	uint64_t code_base = TEXT_START;
383 	uint64_t code_size = TEXT_END - TEXT_START;
384 	const mmap_region_t *plat_mmio_map = NULL;
385 #if USE_COHERENT_MEM
386 	uint32_t coh_start, coh_size;
387 #endif
388 	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
389 
390 	/*
391 	 * Add timestamp for arch setup entry.
392 	 */
393 	boot_profiler_add_record("[TF] arch setup entry");
394 
395 	/* add MMIO space */
396 	plat_mmio_map = plat_get_mmio_map();
397 	if (plat_mmio_map != NULL) {
398 		mmap_add(plat_mmio_map);
399 	} else {
400 		WARN("MMIO map not available\n");
401 	}
402 
403 	/* add memory regions */
404 	mmap_add_region(rw_start, rw_start,
405 			rw_size,
406 			MT_MEMORY | MT_RW | MT_SECURE);
407 	mmap_add_region(rodata_start, rodata_start,
408 			rodata_size,
409 			MT_RO_DATA | MT_SECURE);
410 	mmap_add_region(code_base, code_base,
411 			code_size,
412 			MT_CODE | MT_SECURE);
413 
414 #if USE_COHERENT_MEM
415 	coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
416 	coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
417 
418 	mmap_add_region(coh_start, coh_start,
419 			coh_size,
420 			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
421 #endif
422 
423 	/* map TZDRAM used by BL31 as coherent memory */
424 	if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
425 		mmap_add_region(params_from_bl2->tzdram_base,
426 				params_from_bl2->tzdram_base,
427 				BL31_SIZE,
428 				MT_DEVICE | MT_RW | MT_SECURE);
429 	}
430 
431 	/* set up translation tables */
432 	init_xlat_tables();
433 
434 	/* enable the MMU */
435 	enable_mmu_el3(0);
436 
437 	/*
438 	 * Add timestamp for arch setup exit.
439 	 */
440 	boot_profiler_add_record("[TF] arch setup exit");
441 
442 	INFO("BL3-1: Tegra: MMU enabled\n");
443 }
444 
445 /*******************************************************************************
446  * Check if the given NS DRAM range is valid
447  ******************************************************************************/
448 int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
449 {
450 	uint64_t end = base + size_in_bytes - U(1);
451 	int32_t ret = 0;
452 
453 	/*
454 	 * Check if the NS DRAM address is valid
455 	 */
456 	if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
457 	    (end > TEGRA_DRAM_END)) {
458 
459 		ERROR("NS address 0x%llx is out-of-bounds!\n", base);
460 		ret = -EFAULT;
461 	}
462 
463 	/*
464 	 * TZDRAM aperture contains the BL31 and BL32 images, so we need
465 	 * to check if the NS DRAM range overlaps the TZDRAM aperture.
466 	 */
467 	if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
468 		ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
469 		ret = -ENOTSUP;
470 	}
471 
472 	/* valid NS address */
473 	return ret;
474 }
475