1 /* 2 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <errno.h> 9 #include <stddef.h> 10 #include <string.h> 11 12 #include <platform_def.h> 13 14 #include <arch.h> 15 #include <arch_helpers.h> 16 #include <bl31/bl31.h> 17 #include <common/bl_common.h> 18 #include <common/debug.h> 19 #include <cortex_a53.h> 20 #include <cortex_a57.h> 21 #include <denver.h> 22 #include <drivers/console.h> 23 #include <lib/mmio.h> 24 #include <lib/utils.h> 25 #include <lib/utils_def.h> 26 #include <plat/common/platform.h> 27 28 #include <memctrl.h> 29 #include <profiler.h> 30 #include <tegra_def.h> 31 #include <tegra_platform.h> 32 #include <tegra_private.h> 33 34 /* length of Trusty's input parameters (in bytes) */ 35 #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 36 37 extern void memcpy16(void *dest, const void *src, unsigned int length); 38 39 /******************************************************************************* 40 * Declarations of linker defined symbols which will help us find the layout 41 * of trusted SRAM 42 ******************************************************************************/ 43 44 IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START); 45 IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END); 46 IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE); 47 IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END); 48 IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START); 49 IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END); 50 51 extern uint64_t tegra_bl31_phys_base; 52 53 static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; 54 static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { 55 .tzdram_size = TZDRAM_SIZE 56 }; 57 static unsigned long bl32_mem_size; 58 static unsigned long bl32_boot_params; 59 60 /******************************************************************************* 61 * This variable holds the non-secure image entry address 62 ******************************************************************************/ 63 extern uint64_t ns_image_entrypoint; 64 65 /******************************************************************************* 66 * The following platform setup functions are weakly defined. They 67 * provide typical implementations that will be overridden by a SoC. 68 ******************************************************************************/ 69 #pragma weak plat_early_platform_setup 70 #pragma weak plat_get_bl31_params 71 #pragma weak plat_get_bl31_plat_params 72 #pragma weak plat_late_platform_setup 73 74 void plat_early_platform_setup(void) 75 { 76 ; /* do nothing */ 77 } 78 79 struct tegra_bl31_params *plat_get_bl31_params(void) 80 { 81 return NULL; 82 } 83 84 plat_params_from_bl2_t *plat_get_bl31_plat_params(void) 85 { 86 return NULL; 87 } 88 89 void plat_late_platform_setup(void) 90 { 91 ; /* do nothing */ 92 } 93 94 /******************************************************************************* 95 * Return a pointer to the 'entry_point_info' structure of the next image for 96 * security state specified. BL33 corresponds to the non-secure image type 97 * while BL32 corresponds to the secure image type. 98 ******************************************************************************/ 99 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 100 { 101 entry_point_info_t *ep = NULL; 102 103 /* return BL32 entry point info if it is valid */ 104 if (type == NON_SECURE) { 105 ep = &bl33_image_ep_info; 106 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) { 107 ep = &bl32_image_ep_info; 108 } 109 110 return ep; 111 } 112 113 /******************************************************************************* 114 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image 115 * passes this platform specific information. 116 ******************************************************************************/ 117 plat_params_from_bl2_t *bl31_get_plat_params(void) 118 { 119 return &plat_bl31_params_from_bl2; 120 } 121 122 /******************************************************************************* 123 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image 124 * info. 125 ******************************************************************************/ 126 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 127 u_register_t arg2, u_register_t arg3) 128 { 129 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0; 130 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; 131 image_info_t bl32_img_info = { {0} }; 132 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end; 133 int32_t ret; 134 135 /* 136 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so 137 * there's no argument to relay from a previous bootloader. Platforms 138 * might use custom ways to get arguments, so provide handlers which 139 * they can override. 140 */ 141 if (arg_from_bl2 == NULL) { 142 arg_from_bl2 = plat_get_bl31_params(); 143 } 144 if (plat_params == NULL) { 145 plat_params = plat_get_bl31_plat_params(); 146 } 147 148 /* 149 * Copy BL3-3, BL3-2 entry point information. 150 * They are stored in Secure RAM, in BL2's address space. 151 */ 152 assert(arg_from_bl2 != NULL); 153 assert(arg_from_bl2->bl33_ep_info != NULL); 154 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; 155 156 if (arg_from_bl2->bl32_ep_info != NULL) { 157 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; 158 bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0; 159 bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2; 160 } 161 162 /* 163 * Parse platform specific parameters 164 */ 165 assert(plat_params != NULL); 166 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; 167 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; 168 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; 169 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; 170 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; 171 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; 172 173 /* 174 * It is very important that we run either from TZDRAM or TZSRAM base. 175 * Add an explicit check here. 176 */ 177 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) && 178 (TEGRA_TZRAM_BASE != BL31_BASE)) { 179 panic(); 180 } 181 182 /* 183 * Enable console for the platform 184 */ 185 plat_enable_console(plat_params->uart_id); 186 187 /* 188 * The previous bootloader passes the base address of the shared memory 189 * location to store the boot profiler logs. Sanity check the 190 * address and initialise the profiler library, if it looks ok. 191 */ 192 if (plat_params->boot_profiler_shmem_base != 0ULL) { 193 194 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base, 195 PROFILER_SIZE_BYTES); 196 if (ret == (int32_t)0) { 197 198 /* store the membase for the profiler lib */ 199 plat_bl31_params_from_bl2.boot_profiler_shmem_base = 200 plat_params->boot_profiler_shmem_base; 201 202 /* initialise the profiler library */ 203 boot_profiler_init(plat_params->boot_profiler_shmem_base, 204 TEGRA_TMRUS_BASE); 205 } 206 } 207 208 /* 209 * Add timestamp for platform early setup entry. 210 */ 211 boot_profiler_add_record("[TF] early setup entry"); 212 213 /* 214 * Initialize delay timer 215 */ 216 tegra_delay_timer_init(); 217 218 /* Early platform setup for Tegra SoCs */ 219 plat_early_platform_setup(); 220 221 /* 222 * Do initial security configuration to allow DRAM/device access. 223 */ 224 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base, 225 (uint32_t)plat_bl31_params_from_bl2.tzdram_size); 226 227 /* 228 * The previous bootloader might not have placed the BL32 image 229 * inside the TZDRAM. We check the BL32 image info to find out 230 * the base/PC values and relocate the image if necessary. 231 */ 232 if (arg_from_bl2->bl32_image_info != NULL) { 233 234 bl32_img_info = *arg_from_bl2->bl32_image_info; 235 236 /* Relocate BL32 if it resides outside of the TZDRAM */ 237 tzdram_start = plat_bl31_params_from_bl2.tzdram_base; 238 tzdram_end = plat_bl31_params_from_bl2.tzdram_base + 239 plat_bl31_params_from_bl2.tzdram_size; 240 bl32_start = bl32_img_info.image_base; 241 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size; 242 243 assert(tzdram_end > tzdram_start); 244 assert(bl32_end > bl32_start); 245 assert(bl32_image_ep_info.pc > tzdram_start); 246 assert(bl32_image_ep_info.pc < tzdram_end); 247 248 /* relocate BL32 */ 249 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) { 250 251 INFO("Relocate BL32 to TZDRAM\n"); 252 253 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc, 254 (void *)(uintptr_t)bl32_start, 255 bl32_img_info.image_size); 256 257 /* clean up non-secure intermediate buffer */ 258 zeromem((void *)(uintptr_t)bl32_start, 259 bl32_img_info.image_size); 260 } 261 } 262 263 /* 264 * Add timestamp for platform early setup exit. 265 */ 266 boot_profiler_add_record("[TF] early setup exit"); 267 268 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", 269 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK) 270 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr()); 271 } 272 273 #ifdef SPD_trusty 274 void plat_trusty_set_boot_args(aapcs64_params_t *args) 275 { 276 args->arg0 = bl32_mem_size; 277 args->arg1 = bl32_boot_params; 278 args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 279 280 /* update EKS size */ 281 if (args->arg4 != 0U) { 282 args->arg2 = args->arg4; 283 } 284 285 /* Profiler Carveout Base */ 286 args->arg3 = args->arg5; 287 } 288 #endif 289 290 /******************************************************************************* 291 * Initialize the gic, configure the SCR. 292 ******************************************************************************/ 293 void bl31_platform_setup(void) 294 { 295 /* 296 * Add timestamp for platform setup entry. 297 */ 298 boot_profiler_add_record("[TF] plat setup entry"); 299 300 /* Initialize the gic cpu and distributor interfaces */ 301 plat_gic_setup(); 302 303 /* 304 * Setup secondary CPU POR infrastructure. 305 */ 306 plat_secondary_setup(); 307 308 /* 309 * Initial Memory Controller configuration. 310 */ 311 tegra_memctrl_setup(); 312 313 /* 314 * Set up the TZRAM memory aperture to allow only secure world 315 * access 316 */ 317 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE); 318 319 /* 320 * Late setup handler to allow platforms to performs additional 321 * functionality. 322 * This handler gets called with MMU enabled. 323 */ 324 plat_late_platform_setup(); 325 326 /* 327 * Add timestamp for platform setup exit. 328 */ 329 boot_profiler_add_record("[TF] plat setup exit"); 330 331 INFO("BL3-1: Tegra platform setup complete\n"); 332 } 333 334 /******************************************************************************* 335 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit 336 ******************************************************************************/ 337 void bl31_plat_runtime_setup(void) 338 { 339 /* 340 * During cold boot, it is observed that the arbitration 341 * bit is set in the Memory controller leading to false 342 * error interrupts in the non-secure world. To avoid 343 * this, clean the interrupt status register before 344 * booting into the non-secure world 345 */ 346 tegra_memctrl_clear_pending_interrupts(); 347 348 /* 349 * During boot, USB3 and flash media (SDMMC/SATA) devices need 350 * access to IRAM. Because these clients connect to the MC and 351 * do not have a direct path to the IRAM, the MC implements AHB 352 * redirection during boot to allow path to IRAM. In this mode 353 * accesses to a programmed memory address aperture are directed 354 * to the AHB bus, allowing access to the IRAM. This mode must be 355 * disabled before we jump to the non-secure world. 356 */ 357 tegra_memctrl_disable_ahb_redirection(); 358 359 /* 360 * Add final timestamp before exiting BL31. 361 */ 362 boot_profiler_add_record("[TF] bl31 exit"); 363 boot_profiler_deinit(); 364 } 365 366 /******************************************************************************* 367 * Perform the very early platform specific architectural setup here. At the 368 * moment this only intializes the mmu in a quick and dirty way. 369 ******************************************************************************/ 370 void bl31_plat_arch_setup(void) 371 { 372 uint64_t rw_start = BL31_RW_START; 373 uint64_t rw_size = BL31_RW_END - BL31_RW_START; 374 uint64_t rodata_start = BL31_RODATA_BASE; 375 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE; 376 uint64_t code_base = TEXT_START; 377 uint64_t code_size = TEXT_END - TEXT_START; 378 const mmap_region_t *plat_mmio_map = NULL; 379 #if USE_COHERENT_MEM 380 uint32_t coh_start, coh_size; 381 #endif 382 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); 383 384 /* 385 * Add timestamp for arch setup entry. 386 */ 387 boot_profiler_add_record("[TF] arch setup entry"); 388 389 /* add MMIO space */ 390 plat_mmio_map = plat_get_mmio_map(); 391 if (plat_mmio_map != NULL) { 392 mmap_add(plat_mmio_map); 393 } else { 394 WARN("MMIO map not available\n"); 395 } 396 397 /* add memory regions */ 398 mmap_add_region(rw_start, rw_start, 399 rw_size, 400 MT_MEMORY | MT_RW | MT_SECURE); 401 mmap_add_region(rodata_start, rodata_start, 402 rodata_size, 403 MT_RO_DATA | MT_SECURE); 404 mmap_add_region(code_base, code_base, 405 code_size, 406 MT_CODE | MT_SECURE); 407 408 #if USE_COHERENT_MEM 409 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE); 410 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE; 411 412 mmap_add_region(coh_start, coh_start, 413 coh_size, 414 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE); 415 #endif 416 417 /* map TZDRAM used by BL31 as coherent memory */ 418 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) { 419 mmap_add_region(params_from_bl2->tzdram_base, 420 params_from_bl2->tzdram_base, 421 BL31_SIZE, 422 MT_DEVICE | MT_RW | MT_SECURE); 423 } 424 425 /* set up translation tables */ 426 init_xlat_tables(); 427 428 /* enable the MMU */ 429 enable_mmu_el3(0); 430 431 /* 432 * Add timestamp for arch setup exit. 433 */ 434 boot_profiler_add_record("[TF] arch setup exit"); 435 436 INFO("BL3-1: Tegra: MMU enabled\n"); 437 } 438 439 /******************************************************************************* 440 * Check if the given NS DRAM range is valid 441 ******************************************************************************/ 442 int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) 443 { 444 uint64_t end = base + size_in_bytes - U(1); 445 int32_t ret = 0; 446 447 /* 448 * Check if the NS DRAM address is valid 449 */ 450 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) || 451 (end > TEGRA_DRAM_END)) { 452 453 ERROR("NS address 0x%llx is out-of-bounds!\n", base); 454 ret = -EFAULT; 455 } 456 457 /* 458 * TZDRAM aperture contains the BL31 and BL32 images, so we need 459 * to check if the NS DRAM range overlaps the TZDRAM aperture. 460 */ 461 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) { 462 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base); 463 ret = -ENOTSUP; 464 } 465 466 /* valid NS address */ 467 return ret; 468 } 469