1 /* 2 * Copyright (c) 2015, ARM Limited and Contributors. All rights reserved. 3 * 4 * Redistribution and use in source and binary forms, with or without 5 * modification, are permitted provided that the following conditions are met: 6 * 7 * Redistributions of source code must retain the above copyright notice, this 8 * list of conditions and the following disclaimer. 9 * 10 * Redistributions in binary form must reproduce the above copyright notice, 11 * this list of conditions and the following disclaimer in the documentation 12 * and/or other materials provided with the distribution. 13 * 14 * Neither the name of ARM nor the names of its contributors may be used 15 * to endorse or promote products derived from this software without specific 16 * prior written permission. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE 22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 * POSSIBILITY OF SUCH DAMAGE. 29 */ 30 31 #include <arch.h> 32 #include <arch_helpers.h> 33 #include <assert.h> 34 #include <bl31.h> 35 #include <bl_common.h> 36 #include <console.h> 37 #include <cortex_a57.h> 38 #include <cortex_a53.h> 39 #include <debug.h> 40 #include <denver.h> 41 #include <errno.h> 42 #include <memctrl.h> 43 #include <mmio.h> 44 #include <platform.h> 45 #include <platform_def.h> 46 #include <stddef.h> 47 #include <tegra_private.h> 48 49 /******************************************************************************* 50 * Declarations of linker defined symbols which will help us find the layout 51 * of trusted SRAM 52 ******************************************************************************/ 53 extern unsigned long __RO_START__; 54 extern unsigned long __RO_END__; 55 extern unsigned long __BL31_END__; 56 57 extern uint64_t tegra_bl31_phys_base; 58 59 /* 60 * The next 3 constants identify the extents of the code, RO data region and the 61 * limit of the BL3-1 image. These addresses are used by the MMU setup code and 62 * therefore they must be page-aligned. It is the responsibility of the linker 63 * script to ensure that __RO_START__, __RO_END__ & __BL31_END__ linker symbols 64 * refer to page-aligned addresses. 65 */ 66 #define BL31_RO_BASE (unsigned long)(&__RO_START__) 67 #define BL31_RO_LIMIT (unsigned long)(&__RO_END__) 68 #define BL31_END (unsigned long)(&__BL31_END__) 69 70 static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; 71 static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { 72 .tzdram_size = (uint64_t)TZDRAM_SIZE 73 }; 74 75 /******************************************************************************* 76 * This variable holds the non-secure image entry address 77 ******************************************************************************/ 78 extern uint64_t ns_image_entrypoint; 79 80 /******************************************************************************* 81 * Return a pointer to the 'entry_point_info' structure of the next image for 82 * security state specified. BL33 corresponds to the non-secure image type 83 * while BL32 corresponds to the secure image type. 84 ******************************************************************************/ 85 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 86 { 87 if (type == NON_SECURE) 88 return &bl33_image_ep_info; 89 90 if (type == SECURE) 91 return &bl32_image_ep_info; 92 93 return NULL; 94 } 95 96 /******************************************************************************* 97 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image 98 * passes this platform specific information. 99 ******************************************************************************/ 100 plat_params_from_bl2_t *bl31_get_plat_params(void) 101 { 102 return &plat_bl31_params_from_bl2; 103 } 104 105 /******************************************************************************* 106 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image 107 * info. 108 ******************************************************************************/ 109 void bl31_early_platform_setup(bl31_params_t *from_bl2, 110 void *plat_params_from_bl2) 111 { 112 plat_params_from_bl2_t *plat_params = 113 (plat_params_from_bl2_t *)plat_params_from_bl2; 114 #if DEBUG 115 int impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK; 116 #endif 117 /* 118 * Configure the UART port to be used as the console 119 */ 120 console_init(TEGRA_BOOT_UART_BASE, TEGRA_BOOT_UART_CLK_IN_HZ, 121 TEGRA_CONSOLE_BAUDRATE); 122 123 /* Initialise crash console */ 124 plat_crash_console_init(); 125 126 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", (impl == DENVER_IMPL) ? 127 "Denver" : "ARM", read_mpidr()); 128 129 /* 130 * Copy BL3-3, BL3-2 entry point information. 131 * They are stored in Secure RAM, in BL2's address space. 132 */ 133 assert(from_bl2->bl33_ep_info); 134 bl33_image_ep_info = *from_bl2->bl33_ep_info; 135 136 if (from_bl2->bl32_ep_info) 137 bl32_image_ep_info = *from_bl2->bl32_ep_info; 138 139 /* 140 * Parse platform specific parameters - TZDRAM aperture base and size 141 */ 142 assert(plat_params); 143 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; 144 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; 145 } 146 147 /******************************************************************************* 148 * Initialize the gic, configure the SCR. 149 ******************************************************************************/ 150 void bl31_platform_setup(void) 151 { 152 uint32_t tmp_reg; 153 154 /* 155 * Initialize delay timer 156 */ 157 tegra_delay_timer_init(); 158 159 /* 160 * Setup secondary CPU POR infrastructure. 161 */ 162 plat_secondary_setup(); 163 164 /* 165 * Initial Memory Controller configuration. 166 */ 167 tegra_memctrl_setup(); 168 169 /* 170 * Do initial security configuration to allow DRAM/device access. 171 */ 172 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base, 173 plat_bl31_params_from_bl2.tzdram_size); 174 175 /* Set the next EL to be AArch64 */ 176 tmp_reg = SCR_RES1_BITS | SCR_RW_BIT; 177 write_scr(tmp_reg); 178 179 /* Initialize the gic cpu and distributor interfaces */ 180 tegra_gic_setup(); 181 182 INFO("BL3-1: Tegra platform setup complete\n"); 183 } 184 185 /******************************************************************************* 186 * Perform the very early platform specific architectural setup here. At the 187 * moment this only intializes the mmu in a quick and dirty way. 188 ******************************************************************************/ 189 void bl31_plat_arch_setup(void) 190 { 191 unsigned long bl31_base_pa = tegra_bl31_phys_base; 192 unsigned long total_base = bl31_base_pa; 193 unsigned long total_size = BL32_BASE - BL31_RO_BASE; 194 unsigned long ro_start = bl31_base_pa; 195 unsigned long ro_size = BL31_RO_LIMIT - BL31_RO_BASE; 196 const mmap_region_t *plat_mmio_map = NULL; 197 #if USE_COHERENT_MEM 198 unsigned long coh_start, coh_size; 199 #endif 200 201 /* add memory regions */ 202 mmap_add_region(total_base, total_base, 203 total_size, 204 MT_MEMORY | MT_RW | MT_SECURE); 205 mmap_add_region(ro_start, ro_start, 206 ro_size, 207 MT_MEMORY | MT_RO | MT_SECURE); 208 209 #if USE_COHERENT_MEM 210 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE); 211 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE; 212 213 mmap_add_region(coh_start, coh_start, 214 coh_size, 215 MT_DEVICE | MT_RW | MT_SECURE); 216 #endif 217 218 /* add MMIO space */ 219 plat_mmio_map = plat_get_mmio_map(); 220 if (plat_mmio_map) 221 mmap_add(plat_mmio_map); 222 else 223 WARN("MMIO map not available\n"); 224 225 /* set up translation tables */ 226 init_xlat_tables(); 227 228 /* enable the MMU */ 229 enable_mmu_el3(0); 230 231 INFO("BL3-1: Tegra: MMU enabled\n"); 232 } 233 234 /******************************************************************************* 235 * Check if the given NS DRAM range is valid 236 ******************************************************************************/ 237 int bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) 238 { 239 uint64_t end = base + size_in_bytes - 1; 240 241 /* 242 * Check if the NS DRAM address is valid 243 */ 244 if ((base < TEGRA_DRAM_BASE) || (end > TEGRA_DRAM_END) || 245 (base >= end)) { 246 ERROR("NS address is out-of-bounds!\n"); 247 return -EFAULT; 248 } 249 250 /* 251 * TZDRAM aperture contains the BL31 and BL32 images, so we need 252 * to check if the NS DRAM range overlaps the TZDRAM aperture. 253 */ 254 if ((base < TZDRAM_END) && (end > tegra_bl31_phys_base)) { 255 ERROR("NS address overlaps TZDRAM!\n"); 256 return -ENOTSUP; 257 } 258 259 /* valid NS address */ 260 return 0; 261 } 262