1 /* 2 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <errno.h> 9 #include <stddef.h> 10 #include <string.h> 11 12 #include <platform_def.h> 13 14 #include <arch.h> 15 #include <arch_helpers.h> 16 #include <bl31/bl31.h> 17 #include <common/bl_common.h> 18 #include <common/debug.h> 19 #include <cortex_a53.h> 20 #include <cortex_a57.h> 21 #include <denver.h> 22 #include <drivers/console.h> 23 #include <lib/mmio.h> 24 #include <lib/utils.h> 25 #include <lib/utils_def.h> 26 #include <plat/common/platform.h> 27 28 #include <memctrl.h> 29 #include <profiler.h> 30 #include <tegra_def.h> 31 #include <tegra_platform.h> 32 #include <tegra_private.h> 33 34 /* length of Trusty's input parameters (in bytes) */ 35 #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 36 37 extern void memcpy16(void *dest, const void *src, unsigned int length); 38 39 /******************************************************************************* 40 * Declarations of linker defined symbols which will help us find the layout 41 * of trusted SRAM 42 ******************************************************************************/ 43 44 IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START); 45 IMPORT_SYM(uint64_t, __RW_END__, BL31_RW_END); 46 IMPORT_SYM(uint64_t, __RODATA_START__, BL31_RODATA_BASE); 47 IMPORT_SYM(uint64_t, __RODATA_END__, BL31_RODATA_END); 48 IMPORT_SYM(uint64_t, __TEXT_START__, TEXT_START); 49 IMPORT_SYM(uint64_t, __TEXT_END__, TEXT_END); 50 51 extern uint64_t tegra_bl31_phys_base; 52 53 static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; 54 static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { 55 .tzdram_size = TZDRAM_SIZE 56 }; 57 static unsigned long bl32_mem_size; 58 static unsigned long bl32_boot_params; 59 60 /******************************************************************************* 61 * This variable holds the non-secure image entry address 62 ******************************************************************************/ 63 extern uint64_t ns_image_entrypoint; 64 65 /******************************************************************************* 66 * The following platform setup functions are weakly defined. They 67 * provide typical implementations that will be overridden by a SoC. 68 ******************************************************************************/ 69 #pragma weak plat_early_platform_setup 70 #pragma weak plat_get_bl31_params 71 #pragma weak plat_get_bl31_plat_params 72 #pragma weak plat_late_platform_setup 73 74 void plat_early_platform_setup(void) 75 { 76 ; /* do nothing */ 77 } 78 79 struct tegra_bl31_params *plat_get_bl31_params(void) 80 { 81 return NULL; 82 } 83 84 plat_params_from_bl2_t *plat_get_bl31_plat_params(void) 85 { 86 return NULL; 87 } 88 89 void plat_late_platform_setup(void) 90 { 91 ; /* do nothing */ 92 } 93 94 /******************************************************************************* 95 * Return a pointer to the 'entry_point_info' structure of the next image for 96 * security state specified. BL33 corresponds to the non-secure image type 97 * while BL32 corresponds to the secure image type. 98 ******************************************************************************/ 99 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 100 { 101 entry_point_info_t *ep = NULL; 102 103 /* return BL32 entry point info if it is valid */ 104 if (type == NON_SECURE) { 105 ep = &bl33_image_ep_info; 106 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) { 107 ep = &bl32_image_ep_info; 108 } 109 110 return ep; 111 } 112 113 /******************************************************************************* 114 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image 115 * passes this platform specific information. 116 ******************************************************************************/ 117 plat_params_from_bl2_t *bl31_get_plat_params(void) 118 { 119 return &plat_bl31_params_from_bl2; 120 } 121 122 /******************************************************************************* 123 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image 124 * info. 125 ******************************************************************************/ 126 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 127 u_register_t arg2, u_register_t arg3) 128 { 129 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0; 130 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; 131 image_info_t bl32_img_info = { {0} }; 132 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end, console_base; 133 uint32_t console_clock; 134 int32_t ret; 135 static console_16550_t console; 136 137 /* 138 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so 139 * there's no argument to relay from a previous bootloader. Platforms 140 * might use custom ways to get arguments, so provide handlers which 141 * they can override. 142 */ 143 if (arg_from_bl2 == NULL) { 144 arg_from_bl2 = plat_get_bl31_params(); 145 } 146 if (plat_params == NULL) { 147 plat_params = plat_get_bl31_plat_params(); 148 } 149 150 /* 151 * Copy BL3-3, BL3-2 entry point information. 152 * They are stored in Secure RAM, in BL2's address space. 153 */ 154 assert(arg_from_bl2 != NULL); 155 assert(arg_from_bl2->bl33_ep_info != NULL); 156 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; 157 158 if (arg_from_bl2->bl32_ep_info != NULL) { 159 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; 160 bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0; 161 bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2; 162 } 163 164 /* 165 * Parse platform specific parameters 166 */ 167 assert(plat_params != NULL); 168 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; 169 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; 170 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; 171 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; 172 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; 173 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; 174 175 /* 176 * It is very important that we run either from TZDRAM or TZSRAM base. 177 * Add an explicit check here. 178 */ 179 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) && 180 (TEGRA_TZRAM_BASE != BL31_BASE)) { 181 panic(); 182 } 183 184 /* 185 * Reference clock used by the FPGAs is a lot slower. 186 */ 187 if (tegra_platform_is_fpga()) { 188 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ; 189 } else { 190 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ; 191 } 192 193 /* 194 * Get the base address of the UART controller to be used for the 195 * console 196 */ 197 console_base = plat_get_console_from_id(plat_params->uart_id); 198 199 if (console_base != 0U) { 200 /* 201 * Configure the UART port to be used as the console 202 */ 203 (void)console_16550_register(console_base, 204 console_clock, 205 TEGRA_CONSOLE_BAUDRATE, 206 &console); 207 console_set_scope(&console.console, CONSOLE_FLAG_BOOT | 208 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH); 209 } 210 211 /* 212 * The previous bootloader passes the base address of the shared memory 213 * location to store the boot profiler logs. Sanity check the 214 * address and initialise the profiler library, if it looks ok. 215 */ 216 if (plat_params->boot_profiler_shmem_base != 0ULL) { 217 218 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base, 219 PROFILER_SIZE_BYTES); 220 if (ret == (int32_t)0) { 221 222 /* store the membase for the profiler lib */ 223 plat_bl31_params_from_bl2.boot_profiler_shmem_base = 224 plat_params->boot_profiler_shmem_base; 225 226 /* initialise the profiler library */ 227 boot_profiler_init(plat_params->boot_profiler_shmem_base, 228 TEGRA_TMRUS_BASE); 229 } 230 } 231 232 /* 233 * Add timestamp for platform early setup entry. 234 */ 235 boot_profiler_add_record("[TF] early setup entry"); 236 237 /* 238 * Initialize delay timer 239 */ 240 tegra_delay_timer_init(); 241 242 /* Early platform setup for Tegra SoCs */ 243 plat_early_platform_setup(); 244 245 /* 246 * Do initial security configuration to allow DRAM/device access. 247 */ 248 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base, 249 (uint32_t)plat_bl31_params_from_bl2.tzdram_size); 250 251 /* 252 * The previous bootloader might not have placed the BL32 image 253 * inside the TZDRAM. We check the BL32 image info to find out 254 * the base/PC values and relocate the image if necessary. 255 */ 256 if (arg_from_bl2->bl32_image_info != NULL) { 257 258 bl32_img_info = *arg_from_bl2->bl32_image_info; 259 260 /* Relocate BL32 if it resides outside of the TZDRAM */ 261 tzdram_start = plat_bl31_params_from_bl2.tzdram_base; 262 tzdram_end = plat_bl31_params_from_bl2.tzdram_base + 263 plat_bl31_params_from_bl2.tzdram_size; 264 bl32_start = bl32_img_info.image_base; 265 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size; 266 267 assert(tzdram_end > tzdram_start); 268 assert(bl32_end > bl32_start); 269 assert(bl32_image_ep_info.pc > tzdram_start); 270 assert(bl32_image_ep_info.pc < tzdram_end); 271 272 /* relocate BL32 */ 273 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) { 274 275 INFO("Relocate BL32 to TZDRAM\n"); 276 277 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc, 278 (void *)(uintptr_t)bl32_start, 279 bl32_img_info.image_size); 280 281 /* clean up non-secure intermediate buffer */ 282 zeromem((void *)(uintptr_t)bl32_start, 283 bl32_img_info.image_size); 284 } 285 } 286 287 /* 288 * Add timestamp for platform early setup exit. 289 */ 290 boot_profiler_add_record("[TF] early setup exit"); 291 292 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", 293 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK) 294 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr()); 295 } 296 297 #ifdef SPD_trusty 298 void plat_trusty_set_boot_args(aapcs64_params_t *args) 299 { 300 args->arg0 = bl32_mem_size; 301 args->arg1 = bl32_boot_params; 302 args->arg2 = TRUSTY_PARAMS_LEN_BYTES; 303 304 /* update EKS size */ 305 if (args->arg4 != 0U) { 306 args->arg2 = args->arg4; 307 } 308 309 /* Profiler Carveout Base */ 310 args->arg3 = args->arg5; 311 } 312 #endif 313 314 /******************************************************************************* 315 * Initialize the gic, configure the SCR. 316 ******************************************************************************/ 317 void bl31_platform_setup(void) 318 { 319 /* 320 * Add timestamp for platform setup entry. 321 */ 322 boot_profiler_add_record("[TF] plat setup entry"); 323 324 /* Initialize the gic cpu and distributor interfaces */ 325 plat_gic_setup(); 326 327 /* 328 * Setup secondary CPU POR infrastructure. 329 */ 330 plat_secondary_setup(); 331 332 /* 333 * Initial Memory Controller configuration. 334 */ 335 tegra_memctrl_setup(); 336 337 /* 338 * Set up the TZRAM memory aperture to allow only secure world 339 * access 340 */ 341 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE); 342 343 /* 344 * Late setup handler to allow platforms to performs additional 345 * functionality. 346 * This handler gets called with MMU enabled. 347 */ 348 plat_late_platform_setup(); 349 350 /* 351 * Add timestamp for platform setup exit. 352 */ 353 boot_profiler_add_record("[TF] plat setup exit"); 354 355 INFO("BL3-1: Tegra platform setup complete\n"); 356 } 357 358 /******************************************************************************* 359 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit 360 ******************************************************************************/ 361 void bl31_plat_runtime_setup(void) 362 { 363 /* 364 * During cold boot, it is observed that the arbitration 365 * bit is set in the Memory controller leading to false 366 * error interrupts in the non-secure world. To avoid 367 * this, clean the interrupt status register before 368 * booting into the non-secure world 369 */ 370 tegra_memctrl_clear_pending_interrupts(); 371 372 /* 373 * During boot, USB3 and flash media (SDMMC/SATA) devices need 374 * access to IRAM. Because these clients connect to the MC and 375 * do not have a direct path to the IRAM, the MC implements AHB 376 * redirection during boot to allow path to IRAM. In this mode 377 * accesses to a programmed memory address aperture are directed 378 * to the AHB bus, allowing access to the IRAM. This mode must be 379 * disabled before we jump to the non-secure world. 380 */ 381 tegra_memctrl_disable_ahb_redirection(); 382 383 /* 384 * Add final timestamp before exiting BL31. 385 */ 386 boot_profiler_add_record("[TF] bl31 exit"); 387 boot_profiler_deinit(); 388 } 389 390 /******************************************************************************* 391 * Perform the very early platform specific architectural setup here. At the 392 * moment this only intializes the mmu in a quick and dirty way. 393 ******************************************************************************/ 394 void bl31_plat_arch_setup(void) 395 { 396 uint64_t rw_start = BL31_RW_START; 397 uint64_t rw_size = BL31_RW_END - BL31_RW_START; 398 uint64_t rodata_start = BL31_RODATA_BASE; 399 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE; 400 uint64_t code_base = TEXT_START; 401 uint64_t code_size = TEXT_END - TEXT_START; 402 const mmap_region_t *plat_mmio_map = NULL; 403 #if USE_COHERENT_MEM 404 uint32_t coh_start, coh_size; 405 #endif 406 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); 407 408 /* 409 * Add timestamp for arch setup entry. 410 */ 411 boot_profiler_add_record("[TF] arch setup entry"); 412 413 /* add MMIO space */ 414 plat_mmio_map = plat_get_mmio_map(); 415 if (plat_mmio_map != NULL) { 416 mmap_add(plat_mmio_map); 417 } else { 418 WARN("MMIO map not available\n"); 419 } 420 421 /* add memory regions */ 422 mmap_add_region(rw_start, rw_start, 423 rw_size, 424 MT_MEMORY | MT_RW | MT_SECURE); 425 mmap_add_region(rodata_start, rodata_start, 426 rodata_size, 427 MT_RO_DATA | MT_SECURE); 428 mmap_add_region(code_base, code_base, 429 code_size, 430 MT_CODE | MT_SECURE); 431 432 #if USE_COHERENT_MEM 433 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE); 434 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE; 435 436 mmap_add_region(coh_start, coh_start, 437 coh_size, 438 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE); 439 #endif 440 441 /* map TZDRAM used by BL31 as coherent memory */ 442 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) { 443 mmap_add_region(params_from_bl2->tzdram_base, 444 params_from_bl2->tzdram_base, 445 BL31_SIZE, 446 MT_DEVICE | MT_RW | MT_SECURE); 447 } 448 449 /* set up translation tables */ 450 init_xlat_tables(); 451 452 /* enable the MMU */ 453 enable_mmu_el3(0); 454 455 /* 456 * Add timestamp for arch setup exit. 457 */ 458 boot_profiler_add_record("[TF] arch setup exit"); 459 460 INFO("BL3-1: Tegra: MMU enabled\n"); 461 } 462 463 /******************************************************************************* 464 * Check if the given NS DRAM range is valid 465 ******************************************************************************/ 466 int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) 467 { 468 uint64_t end = base + size_in_bytes - U(1); 469 int32_t ret = 0; 470 471 /* 472 * Check if the NS DRAM address is valid 473 */ 474 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) || 475 (end > TEGRA_DRAM_END)) { 476 477 ERROR("NS address 0x%llx is out-of-bounds!\n", base); 478 ret = -EFAULT; 479 } 480 481 /* 482 * TZDRAM aperture contains the BL31 and BL32 images, so we need 483 * to check if the NS DRAM range overlaps the TZDRAM aperture. 484 */ 485 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) { 486 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base); 487 ret = -ENOTSUP; 488 } 489 490 /* valid NS address */ 491 return ret; 492 } 493