1 /* 2 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved. 3 * 4 * SPDX-License-Identifier: BSD-3-Clause 5 */ 6 7 #include <assert.h> 8 #include <errno.h> 9 #include <stddef.h> 10 #include <string.h> 11 12 #include <platform_def.h> 13 14 #include <arch.h> 15 #include <arch_helpers.h> 16 #include <bl31/bl31.h> 17 #include <common/bl_common.h> 18 #include <common/debug.h> 19 #include <cortex_a53.h> 20 #include <cortex_a57.h> 21 #include <denver.h> 22 #include <drivers/console.h> 23 #include <lib/mmio.h> 24 #include <lib/utils.h> 25 #include <lib/utils_def.h> 26 #include <plat/common/platform.h> 27 28 #include <memctrl.h> 29 #include <profiler.h> 30 #include <tegra_def.h> 31 #include <tegra_platform.h> 32 #include <tegra_private.h> 33 34 /* length of Trusty's input parameters (in bytes) */ 35 #define TRUSTY_PARAMS_LEN_BYTES (4096*2) 36 37 extern void memcpy16(void *dest, const void *src, unsigned int length); 38 39 /******************************************************************************* 40 * Declarations of linker defined symbols which will help us find the layout 41 * of trusted SRAM 42 ******************************************************************************/ 43 44 IMPORT_SYM(uint64_t, __RW_START__, BL31_RW_START); 45 46 static const uint64_t BL31_RW_END = BL_END; 47 static const uint64_t BL31_RODATA_BASE = BL_RO_DATA_BASE; 48 static const uint64_t BL31_RODATA_END = BL_RO_DATA_END; 49 static const uint64_t TEXT_START = BL_CODE_BASE; 50 static const uint64_t TEXT_END = BL_CODE_END; 51 52 extern uint64_t tegra_bl31_phys_base; 53 54 static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info; 55 static plat_params_from_bl2_t plat_bl31_params_from_bl2 = { 56 .tzdram_size = TZDRAM_SIZE 57 }; 58 #ifdef SPD_trusty 59 static aapcs64_params_t bl32_args; 60 #endif 61 62 /******************************************************************************* 63 * This variable holds the non-secure image entry address 64 ******************************************************************************/ 65 extern uint64_t ns_image_entrypoint; 66 67 /******************************************************************************* 68 * The following platform setup functions are weakly defined. They 69 * provide typical implementations that will be overridden by a SoC. 70 ******************************************************************************/ 71 #pragma weak plat_early_platform_setup 72 #pragma weak plat_get_bl31_params 73 #pragma weak plat_get_bl31_plat_params 74 #pragma weak plat_late_platform_setup 75 76 void plat_early_platform_setup(void) 77 { 78 ; /* do nothing */ 79 } 80 81 struct tegra_bl31_params *plat_get_bl31_params(void) 82 { 83 return NULL; 84 } 85 86 plat_params_from_bl2_t *plat_get_bl31_plat_params(void) 87 { 88 return NULL; 89 } 90 91 void plat_late_platform_setup(void) 92 { 93 ; /* do nothing */ 94 } 95 96 /******************************************************************************* 97 * Return a pointer to the 'entry_point_info' structure of the next image for 98 * security state specified. BL33 corresponds to the non-secure image type 99 * while BL32 corresponds to the secure image type. 100 ******************************************************************************/ 101 entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type) 102 { 103 entry_point_info_t *ep = NULL; 104 105 /* return BL32 entry point info if it is valid */ 106 if (type == NON_SECURE) { 107 ep = &bl33_image_ep_info; 108 } else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) { 109 ep = &bl32_image_ep_info; 110 } 111 112 return ep; 113 } 114 115 /******************************************************************************* 116 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image 117 * passes this platform specific information. 118 ******************************************************************************/ 119 plat_params_from_bl2_t *bl31_get_plat_params(void) 120 { 121 return &plat_bl31_params_from_bl2; 122 } 123 124 /******************************************************************************* 125 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image 126 * info. 127 ******************************************************************************/ 128 void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1, 129 u_register_t arg2, u_register_t arg3) 130 { 131 struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0; 132 plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1; 133 image_info_t bl32_img_info = { {0} }; 134 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end; 135 int32_t ret; 136 137 /* 138 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so 139 * there's no argument to relay from a previous bootloader. Platforms 140 * might use custom ways to get arguments, so provide handlers which 141 * they can override. 142 */ 143 if (arg_from_bl2 == NULL) { 144 arg_from_bl2 = plat_get_bl31_params(); 145 } 146 if (plat_params == NULL) { 147 plat_params = plat_get_bl31_plat_params(); 148 } 149 150 /* 151 * Copy BL3-3, BL3-2 entry point information. 152 * They are stored in Secure RAM, in BL2's address space. 153 */ 154 assert(arg_from_bl2 != NULL); 155 assert(arg_from_bl2->bl33_ep_info != NULL); 156 bl33_image_ep_info = *arg_from_bl2->bl33_ep_info; 157 158 if (arg_from_bl2->bl32_ep_info != NULL) { 159 bl32_image_ep_info = *arg_from_bl2->bl32_ep_info; 160 #ifdef SPD_trusty 161 /* save BL32 boot parameters */ 162 memcpy(&bl32_args, &arg_from_bl2->bl32_ep_info->args, sizeof(bl32_args)); 163 #endif 164 } 165 166 /* 167 * Parse platform specific parameters 168 */ 169 assert(plat_params != NULL); 170 plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base; 171 plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size; 172 plat_bl31_params_from_bl2.uart_id = plat_params->uart_id; 173 plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis; 174 plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size; 175 plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base; 176 177 /* 178 * It is very important that we run either from TZDRAM or TZSRAM base. 179 * Add an explicit check here. 180 */ 181 if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) && 182 (TEGRA_TZRAM_BASE != BL31_BASE)) { 183 panic(); 184 } 185 186 /* 187 * Enable console for the platform 188 */ 189 plat_enable_console(plat_params->uart_id); 190 191 /* 192 * The previous bootloader passes the base address of the shared memory 193 * location to store the boot profiler logs. Sanity check the 194 * address and initialise the profiler library, if it looks ok. 195 */ 196 if (plat_params->boot_profiler_shmem_base != 0ULL) { 197 198 ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base, 199 PROFILER_SIZE_BYTES); 200 if (ret == (int32_t)0) { 201 202 /* store the membase for the profiler lib */ 203 plat_bl31_params_from_bl2.boot_profiler_shmem_base = 204 plat_params->boot_profiler_shmem_base; 205 206 /* initialise the profiler library */ 207 boot_profiler_init(plat_params->boot_profiler_shmem_base, 208 TEGRA_TMRUS_BASE); 209 } 210 } 211 212 /* 213 * Add timestamp for platform early setup entry. 214 */ 215 boot_profiler_add_record("[TF] early setup entry"); 216 217 /* 218 * Initialize delay timer 219 */ 220 tegra_delay_timer_init(); 221 222 /* Early platform setup for Tegra SoCs */ 223 plat_early_platform_setup(); 224 225 /* 226 * Do initial security configuration to allow DRAM/device access. 227 */ 228 tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base, 229 (uint32_t)plat_bl31_params_from_bl2.tzdram_size); 230 231 /* 232 * The previous bootloader might not have placed the BL32 image 233 * inside the TZDRAM. We check the BL32 image info to find out 234 * the base/PC values and relocate the image if necessary. 235 */ 236 if (arg_from_bl2->bl32_image_info != NULL) { 237 238 bl32_img_info = *arg_from_bl2->bl32_image_info; 239 240 /* Relocate BL32 if it resides outside of the TZDRAM */ 241 tzdram_start = plat_bl31_params_from_bl2.tzdram_base; 242 tzdram_end = plat_bl31_params_from_bl2.tzdram_base + 243 plat_bl31_params_from_bl2.tzdram_size; 244 bl32_start = bl32_img_info.image_base; 245 bl32_end = bl32_img_info.image_base + bl32_img_info.image_size; 246 247 assert(tzdram_end > tzdram_start); 248 assert(bl32_end > bl32_start); 249 assert(bl32_image_ep_info.pc > tzdram_start); 250 assert(bl32_image_ep_info.pc < tzdram_end); 251 252 /* relocate BL32 */ 253 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) { 254 255 INFO("Relocate BL32 to TZDRAM\n"); 256 257 (void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc, 258 (void *)(uintptr_t)bl32_start, 259 bl32_img_info.image_size); 260 261 /* clean up non-secure intermediate buffer */ 262 zeromem((void *)(uintptr_t)bl32_start, 263 bl32_img_info.image_size); 264 } 265 } 266 267 /* 268 * Add timestamp for platform early setup exit. 269 */ 270 boot_profiler_add_record("[TF] early setup exit"); 271 272 INFO("BL3-1: Boot CPU: %s Processor [%lx]\n", 273 (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK) 274 == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr()); 275 } 276 277 #ifdef SPD_trusty 278 void plat_trusty_set_boot_args(aapcs64_params_t *args) 279 { 280 /* 281 * arg0 = TZDRAM aperture available for BL32 282 * arg1 = BL32 boot params 283 * arg2 = EKS Blob Length 284 * arg3 = Boot Profiler Carveout Base 285 */ 286 args->arg0 = bl32_args.arg0; 287 args->arg1 = bl32_args.arg2; 288 289 /* update EKS size */ 290 args->arg2 = bl32_args.arg4; 291 292 /* Profiler Carveout Base */ 293 args->arg3 = bl32_args.arg5; 294 } 295 #endif 296 297 /******************************************************************************* 298 * Initialize the gic, configure the SCR. 299 ******************************************************************************/ 300 void bl31_platform_setup(void) 301 { 302 /* 303 * Add timestamp for platform setup entry. 304 */ 305 boot_profiler_add_record("[TF] plat setup entry"); 306 307 /* Initialize the gic cpu and distributor interfaces */ 308 plat_gic_setup(); 309 310 /* 311 * Setup secondary CPU POR infrastructure. 312 */ 313 plat_secondary_setup(); 314 315 /* 316 * Initial Memory Controller configuration. 317 */ 318 tegra_memctrl_setup(); 319 320 /* 321 * Set up the TZRAM memory aperture to allow only secure world 322 * access 323 */ 324 tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE); 325 326 /* 327 * Late setup handler to allow platforms to performs additional 328 * functionality. 329 * This handler gets called with MMU enabled. 330 */ 331 plat_late_platform_setup(); 332 333 /* 334 * Add timestamp for platform setup exit. 335 */ 336 boot_profiler_add_record("[TF] plat setup exit"); 337 338 INFO("BL3-1: Tegra platform setup complete\n"); 339 } 340 341 /******************************************************************************* 342 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit 343 ******************************************************************************/ 344 void bl31_plat_runtime_setup(void) 345 { 346 /* 347 * During cold boot, it is observed that the arbitration 348 * bit is set in the Memory controller leading to false 349 * error interrupts in the non-secure world. To avoid 350 * this, clean the interrupt status register before 351 * booting into the non-secure world 352 */ 353 tegra_memctrl_clear_pending_interrupts(); 354 355 /* 356 * During boot, USB3 and flash media (SDMMC/SATA) devices need 357 * access to IRAM. Because these clients connect to the MC and 358 * do not have a direct path to the IRAM, the MC implements AHB 359 * redirection during boot to allow path to IRAM. In this mode 360 * accesses to a programmed memory address aperture are directed 361 * to the AHB bus, allowing access to the IRAM. This mode must be 362 * disabled before we jump to the non-secure world. 363 */ 364 tegra_memctrl_disable_ahb_redirection(); 365 366 /* 367 * Add final timestamp before exiting BL31. 368 */ 369 boot_profiler_add_record("[TF] bl31 exit"); 370 boot_profiler_deinit(); 371 } 372 373 /******************************************************************************* 374 * Perform the very early platform specific architectural setup here. At the 375 * moment this only intializes the mmu in a quick and dirty way. 376 ******************************************************************************/ 377 void bl31_plat_arch_setup(void) 378 { 379 uint64_t rw_start = BL31_RW_START; 380 uint64_t rw_size = BL31_RW_END - BL31_RW_START; 381 uint64_t rodata_start = BL31_RODATA_BASE; 382 uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE; 383 uint64_t code_base = TEXT_START; 384 uint64_t code_size = TEXT_END - TEXT_START; 385 const mmap_region_t *plat_mmio_map = NULL; 386 #if USE_COHERENT_MEM 387 uint32_t coh_start, coh_size; 388 #endif 389 const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params(); 390 391 /* 392 * Add timestamp for arch setup entry. 393 */ 394 boot_profiler_add_record("[TF] arch setup entry"); 395 396 /* add MMIO space */ 397 plat_mmio_map = plat_get_mmio_map(); 398 if (plat_mmio_map != NULL) { 399 mmap_add(plat_mmio_map); 400 } else { 401 WARN("MMIO map not available\n"); 402 } 403 404 /* add memory regions */ 405 mmap_add_region(rw_start, rw_start, 406 rw_size, 407 MT_MEMORY | MT_RW | MT_SECURE); 408 mmap_add_region(rodata_start, rodata_start, 409 rodata_size, 410 MT_RO_DATA | MT_SECURE); 411 mmap_add_region(code_base, code_base, 412 code_size, 413 MT_CODE | MT_SECURE); 414 415 #if USE_COHERENT_MEM 416 coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE); 417 coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE; 418 419 mmap_add_region(coh_start, coh_start, 420 coh_size, 421 (uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE); 422 #endif 423 424 /* map TZDRAM used by BL31 as coherent memory */ 425 if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) { 426 mmap_add_region(params_from_bl2->tzdram_base, 427 params_from_bl2->tzdram_base, 428 BL31_SIZE, 429 MT_DEVICE | MT_RW | MT_SECURE); 430 } 431 432 /* set up translation tables */ 433 init_xlat_tables(); 434 435 /* enable the MMU */ 436 enable_mmu_el3(0); 437 438 /* 439 * Add timestamp for arch setup exit. 440 */ 441 boot_profiler_add_record("[TF] arch setup exit"); 442 443 INFO("BL3-1: Tegra: MMU enabled\n"); 444 } 445 446 /******************************************************************************* 447 * Check if the given NS DRAM range is valid 448 ******************************************************************************/ 449 int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes) 450 { 451 uint64_t end = base + size_in_bytes - U(1); 452 int32_t ret = 0; 453 454 /* 455 * Check if the NS DRAM address is valid 456 */ 457 if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) || 458 (end > TEGRA_DRAM_END)) { 459 460 ERROR("NS address 0x%llx is out-of-bounds!\n", base); 461 ret = -EFAULT; 462 } 463 464 /* 465 * TZDRAM aperture contains the BL31 and BL32 images, so we need 466 * to check if the NS DRAM range overlaps the TZDRAM aperture. 467 */ 468 if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) { 469 ERROR("NS address 0x%llx overlaps TZDRAM!\n", base); 470 ret = -ENOTSUP; 471 } 472 473 /* valid NS address */ 474 return ret; 475 } 476