xref: /rk3399_ARM-atf/plat/nuvoton/npcm845x/npcm845x_bl31_setup.c (revision edcece15c76423832fc1ffdb255528bf4c719516)
1*edcece15Srutigl@gmail.com /*
2*edcece15Srutigl@gmail.com  * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved.
3*edcece15Srutigl@gmail.com  *
4*edcece15Srutigl@gmail.com  * Copyright (C) 2017-2023 Nuvoton Ltd.
5*edcece15Srutigl@gmail.com  *
6*edcece15Srutigl@gmail.com  * SPDX-License-Identifier: BSD-3-Clause
7*edcece15Srutigl@gmail.com  */
8*edcece15Srutigl@gmail.com 
9*edcece15Srutigl@gmail.com #include <assert.h>
10*edcece15Srutigl@gmail.com 
11*edcece15Srutigl@gmail.com #include <arch.h>
12*edcece15Srutigl@gmail.com #include <arch_helpers.h>
13*edcece15Srutigl@gmail.com #include <common/bl_common.h>
14*edcece15Srutigl@gmail.com #include <common/debug.h>
15*edcece15Srutigl@gmail.com #include <drivers/console.h>
16*edcece15Srutigl@gmail.com #include <drivers/generic_delay_timer.h>
17*edcece15Srutigl@gmail.com #include <drivers/ti/uart/uart_16550.h>
18*edcece15Srutigl@gmail.com #include <lib/debugfs.h>
19*edcece15Srutigl@gmail.com #include <lib/extensions/ras.h>
20*edcece15Srutigl@gmail.com #include <lib/mmio.h>
21*edcece15Srutigl@gmail.com #include <lib/xlat_tables/xlat_tables_compat.h>
22*edcece15Srutigl@gmail.com #include <npcm845x_clock.h>
23*edcece15Srutigl@gmail.com #include <npcm845x_gcr.h>
24*edcece15Srutigl@gmail.com #include <npcm845x_lpuart.h>
25*edcece15Srutigl@gmail.com #include <plat/arm/common/plat_arm.h>
26*edcece15Srutigl@gmail.com #include <plat/common/platform.h>
27*edcece15Srutigl@gmail.com #include <plat_npcm845x.h>
28*edcece15Srutigl@gmail.com #include <platform_def.h>
29*edcece15Srutigl@gmail.com 
30*edcece15Srutigl@gmail.com /*
31*edcece15Srutigl@gmail.com  * Placeholder variables for copying the arguments that have been passed to
32*edcece15Srutigl@gmail.com  * BL31 from BL2.
33*edcece15Srutigl@gmail.com  */
34*edcece15Srutigl@gmail.com static entry_point_info_t bl32_image_ep_info;
35*edcece15Srutigl@gmail.com static entry_point_info_t bl33_image_ep_info;
36*edcece15Srutigl@gmail.com 
37*edcece15Srutigl@gmail.com #if !RESET_TO_BL31
38*edcece15Srutigl@gmail.com /*
39*edcece15Srutigl@gmail.com  * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
40*edcece15Srutigl@gmail.com  * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
41*edcece15Srutigl@gmail.com  */
42*edcece15Srutigl@gmail.com /* CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows); */
43*edcece15Srutigl@gmail.com #endif /* !RESET_TO_BL31 */
44*edcece15Srutigl@gmail.com 
45*edcece15Srutigl@gmail.com #define MAP_BL31_TOTAL		MAP_REGION_FLAT( \
46*edcece15Srutigl@gmail.com 					BL31_START, \
47*edcece15Srutigl@gmail.com 					BL31_END - BL31_START, \
48*edcece15Srutigl@gmail.com 					MT_MEMORY | MT_RW | EL3_PAS)
49*edcece15Srutigl@gmail.com 
50*edcece15Srutigl@gmail.com #if RECLAIM_INIT_CODE
51*edcece15Srutigl@gmail.com IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
52*edcece15Srutigl@gmail.com IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
53*edcece15Srutigl@gmail.com 
54*edcece15Srutigl@gmail.com #define	BL_INIT_CODE_END	((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
55*edcece15Srutigl@gmail.com 					~(PAGE_SIZE - 1))
56*edcece15Srutigl@gmail.com 
57*edcece15Srutigl@gmail.com #define MAP_BL_INIT_CODE	MAP_REGION_FLAT( \
58*edcece15Srutigl@gmail.com 					BL_INIT_CODE_BASE, \
59*edcece15Srutigl@gmail.com 					BL_INIT_CODE_END - \
60*edcece15Srutigl@gmail.com 					BL_INIT_CODE_BASE, \
61*edcece15Srutigl@gmail.com 					MT_CODE | MT_SECURE)
62*edcece15Srutigl@gmail.com #endif /* RECLAIM_INIT_CODE */
63*edcece15Srutigl@gmail.com 
64*edcece15Srutigl@gmail.com #if SEPARATE_NOBITS_REGION
65*edcece15Srutigl@gmail.com #define MAP_BL31_NOBITS		MAP_REGION_FLAT( \
66*edcece15Srutigl@gmail.com 					BL31_NOBITS_BASE, \
67*edcece15Srutigl@gmail.com 					BL31_NOBITS_LIMIT - \
68*edcece15Srutigl@gmail.com 					BL31_NOBITS_BASE, \
69*edcece15Srutigl@gmail.com 					MT_MEMORY | MT_RW | EL3_PAS)
70*edcece15Srutigl@gmail.com 
71*edcece15Srutigl@gmail.com #endif /* SEPARATE_NOBITS_REGION */
72*edcece15Srutigl@gmail.com 
73*edcece15Srutigl@gmail.com /******************************************************************************
74*edcece15Srutigl@gmail.com  * Return a pointer to the 'entry_point_info' structure of the next image
75*edcece15Srutigl@gmail.com  * for the security state specified. BL33 corresponds to the non-secure
76*edcece15Srutigl@gmail.com  * image type while BL32 corresponds to the secure image type.
77*edcece15Srutigl@gmail.com  * A NULL pointer is returned if the image does not exist.
78*edcece15Srutigl@gmail.com  *****************************************************************************/
79*edcece15Srutigl@gmail.com struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
80*edcece15Srutigl@gmail.com {
81*edcece15Srutigl@gmail.com 	entry_point_info_t *next_image_info;
82*edcece15Srutigl@gmail.com 
83*edcece15Srutigl@gmail.com 	assert(sec_state_is_valid(type));
84*edcece15Srutigl@gmail.com 	next_image_info = (type == NON_SECURE)
85*edcece15Srutigl@gmail.com 			? &bl33_image_ep_info : &bl32_image_ep_info;
86*edcece15Srutigl@gmail.com /*
87*edcece15Srutigl@gmail.com  * None of the images on the ARM development platforms can have 0x0
88*edcece15Srutigl@gmail.com  * as the entrypoint
89*edcece15Srutigl@gmail.com  */
90*edcece15Srutigl@gmail.com 	if (next_image_info->pc) {
91*edcece15Srutigl@gmail.com 		return next_image_info;
92*edcece15Srutigl@gmail.com 	} else {
93*edcece15Srutigl@gmail.com 		return NULL;
94*edcece15Srutigl@gmail.com 	}
95*edcece15Srutigl@gmail.com }
96*edcece15Srutigl@gmail.com 
97*edcece15Srutigl@gmail.com int board_uart_init(void)
98*edcece15Srutigl@gmail.com {
99*edcece15Srutigl@gmail.com 	unsigned long UART_BASE_ADDR;
100*edcece15Srutigl@gmail.com 	static console_t console;
101*edcece15Srutigl@gmail.com 
102*edcece15Srutigl@gmail.com #ifdef CONFIG_TARGET_ARBEL_PALLADIUM
103*edcece15Srutigl@gmail.com 	UART_Init(UART0_DEV, UART_MUX_MODE1,
104*edcece15Srutigl@gmail.com 				UART_BAUDRATE_115200);
105*edcece15Srutigl@gmail.com 	UART_BASE_ADDR = npcm845x_get_base_uart(UART0_DEV);
106*edcece15Srutigl@gmail.com #else
107*edcece15Srutigl@gmail.com 	UART_BASE_ADDR = npcm845x_get_base_uart(UART0_DEV);
108*edcece15Srutigl@gmail.com #endif /* CONFIG_TARGET_ARBEL_PALLADIUM */
109*edcece15Srutigl@gmail.com 
110*edcece15Srutigl@gmail.com /*
111*edcece15Srutigl@gmail.com  * Register UART w/o initialization -
112*edcece15Srutigl@gmail.com  * A clock rate of zero means to skip the initialisation.
113*edcece15Srutigl@gmail.com  */
114*edcece15Srutigl@gmail.com 	console_16550_register((uintptr_t)UART_BASE_ADDR, 0, 0, &console);
115*edcece15Srutigl@gmail.com 
116*edcece15Srutigl@gmail.com 	return 0;
117*edcece15Srutigl@gmail.com }
118*edcece15Srutigl@gmail.com 
119*edcece15Srutigl@gmail.com unsigned int plat_get_syscnt_freq2(void)
120*edcece15Srutigl@gmail.com {
121*edcece15Srutigl@gmail.com 	return (unsigned int)COUNTER_FREQUENCY;
122*edcece15Srutigl@gmail.com }
123*edcece15Srutigl@gmail.com 
124*edcece15Srutigl@gmail.com /******************************************************************************
125*edcece15Srutigl@gmail.com  * Perform any BL31 early platform setup common to ARM standard platforms.
126*edcece15Srutigl@gmail.com  * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
127*edcece15Srutigl@gmail.com  * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
128*edcece15Srutigl@gmail.com  * done before the MMU is initialized so that the memory layout can be used
129*edcece15Srutigl@gmail.com  * while creating page tables. BL2 has flushed this information to memory,
130*edcece15Srutigl@gmail.com  * so  we are guaranteed to pick up good data.
131*edcece15Srutigl@gmail.com  *****************************************************************************/
132*edcece15Srutigl@gmail.com void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
133*edcece15Srutigl@gmail.com 		u_register_t arg2, u_register_t arg3)
134*edcece15Srutigl@gmail.com {
135*edcece15Srutigl@gmail.com #if RESET_TO_BL31
136*edcece15Srutigl@gmail.com 	void *from_bl2 = (void *)arg0;
137*edcece15Srutigl@gmail.com 	void *plat_params_from_bl2 = (void *)arg3;
138*edcece15Srutigl@gmail.com 
139*edcece15Srutigl@gmail.com 	if (from_bl2 != NULL) {
140*edcece15Srutigl@gmail.com 		assert(from_bl2 == NULL);
141*edcece15Srutigl@gmail.com 	}
142*edcece15Srutigl@gmail.com 
143*edcece15Srutigl@gmail.com 	if (plat_params_from_bl2 != NULL) {
144*edcece15Srutigl@gmail.com 		assert(plat_params_from_bl2 == NULL);
145*edcece15Srutigl@gmail.com 	}
146*edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
147*edcece15Srutigl@gmail.com 
148*edcece15Srutigl@gmail.com /* Initialize Delay timer */
149*edcece15Srutigl@gmail.com 	 generic_delay_timer_init();
150*edcece15Srutigl@gmail.com 
151*edcece15Srutigl@gmail.com /* Do Specific Board/Chip initializations */
152*edcece15Srutigl@gmail.com 	board_uart_init();
153*edcece15Srutigl@gmail.com 
154*edcece15Srutigl@gmail.com #if RESET_TO_BL31
155*edcece15Srutigl@gmail.com 	/* There are no parameters from BL2 if BL31 is a reset vector */
156*edcece15Srutigl@gmail.com 	assert(from_bl2 == NULL);
157*edcece15Srutigl@gmail.com 	assert(plat_params_from_bl2 == NULL);
158*edcece15Srutigl@gmail.com 
159*edcece15Srutigl@gmail.com #ifdef BL32_BASE
160*edcece15Srutigl@gmail.com 	/* Populate entry point information for BL32 */
161*edcece15Srutigl@gmail.com 	SET_PARAM_HEAD(&bl32_image_ep_info,
162*edcece15Srutigl@gmail.com 					PARAM_EP,
163*edcece15Srutigl@gmail.com 					VERSION_1,
164*edcece15Srutigl@gmail.com 					0);
165*edcece15Srutigl@gmail.com 	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
166*edcece15Srutigl@gmail.com 	bl32_image_ep_info.pc = BL32_BASE;
167*edcece15Srutigl@gmail.com 	bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
168*edcece15Srutigl@gmail.com 
169*edcece15Srutigl@gmail.com #if defined(SPD_spmd)
170*edcece15Srutigl@gmail.com /*
171*edcece15Srutigl@gmail.com  * SPM (hafnium in secure world) expects SPM Core manifest base address
172*edcece15Srutigl@gmail.com  * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
173*edcece15Srutigl@gmail.com  * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
174*edcece15Srutigl@gmail.com  * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
175*edcece15Srutigl@gmail.com  * keep it in the last page.
176*edcece15Srutigl@gmail.com  */
177*edcece15Srutigl@gmail.com 	bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
178*edcece15Srutigl@gmail.com 					PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
179*edcece15Srutigl@gmail.com #endif /* SPD_spmd */
180*edcece15Srutigl@gmail.com #endif /* BL32_BASE */
181*edcece15Srutigl@gmail.com 
182*edcece15Srutigl@gmail.com /* Populate entry point information for BL33 */
183*edcece15Srutigl@gmail.com 		SET_PARAM_HEAD(&bl33_image_ep_info,
184*edcece15Srutigl@gmail.com 					PARAM_EP,
185*edcece15Srutigl@gmail.com 					VERSION_1,
186*edcece15Srutigl@gmail.com 					0);
187*edcece15Srutigl@gmail.com 
188*edcece15Srutigl@gmail.com /*
189*edcece15Srutigl@gmail.com  * Tell BL31 where the non-trusted software image
190*edcece15Srutigl@gmail.com  * is located and the entry state information
191*edcece15Srutigl@gmail.com  */
192*edcece15Srutigl@gmail.com 		bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
193*edcece15Srutigl@gmail.com 		/* Generic ARM code will switch to EL2, revert to EL1 */
194*edcece15Srutigl@gmail.com 		bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
195*edcece15Srutigl@gmail.com 		bl33_image_ep_info.spsr &= ~0x8;
196*edcece15Srutigl@gmail.com 		bl33_image_ep_info.spsr |= 0x4;
197*edcece15Srutigl@gmail.com 
198*edcece15Srutigl@gmail.com 		SET_SECURITY_STATE(bl33_image_ep_info.h.attr, (uint32_t)NON_SECURE);
199*edcece15Srutigl@gmail.com 
200*edcece15Srutigl@gmail.com #if defined(SPD_spmd) && !(ARM_LINUX_KERNEL_AS_BL33)
201*edcece15Srutigl@gmail.com /*
202*edcece15Srutigl@gmail.com  * Hafnium in normal world expects its manifest address in x0,
203*edcece15Srutigl@gmail.com  * which is loaded at base of DRAM.
204*edcece15Srutigl@gmail.com  */
205*edcece15Srutigl@gmail.com 		bl33_image_ep_info.args.arg0 = (u_register_t)ARM_DRAM1_BASE;
206*edcece15Srutigl@gmail.com #endif /* SPD_spmd && !ARM_LINUX_KERNEL_AS_BL33 */
207*edcece15Srutigl@gmail.com 
208*edcece15Srutigl@gmail.com #if ARM_LINUX_KERNEL_AS_BL33
209*edcece15Srutigl@gmail.com /*
210*edcece15Srutigl@gmail.com  * According to the file ``Documentation/arm64/booting.txt`` of the
211*edcece15Srutigl@gmail.com  * Linux kernel tree, Linux expects the physical address of the device
212*edcece15Srutigl@gmail.com  * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
213*edcece15Srutigl@gmail.com  * must be 0.
214*edcece15Srutigl@gmail.com  */
215*edcece15Srutigl@gmail.com 	bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
216*edcece15Srutigl@gmail.com 	bl33_image_ep_info.args.arg1 = 0U;
217*edcece15Srutigl@gmail.com 	bl33_image_ep_info.args.arg2 = 0U;
218*edcece15Srutigl@gmail.com 	bl33_image_ep_info.args.arg3 = 0U;
219*edcece15Srutigl@gmail.com #endif /* ARM_LINUX_KERNEL_AS_BL33 */
220*edcece15Srutigl@gmail.com 
221*edcece15Srutigl@gmail.com #else /* RESET_TO_BL31 */
222*edcece15Srutigl@gmail.com /*
223*edcece15Srutigl@gmail.com  * In debug builds, we pass a special value in 'plat_params_from_bl2'
224*edcece15Srutigl@gmail.com  * to verify platform parameters from BL2 to BL31.
225*edcece15Srutigl@gmail.com  * In release builds, it's not used.
226*edcece15Srutigl@gmail.com  */
227*edcece15Srutigl@gmail.com 	assert(((unsigned long long)plat_params_from_bl2) ==
228*edcece15Srutigl@gmail.com 			ARM_BL31_PLAT_PARAM_VAL);
229*edcece15Srutigl@gmail.com 
230*edcece15Srutigl@gmail.com /*
231*edcece15Srutigl@gmail.com  * Check params passed from BL2 should not be NULL,
232*edcece15Srutigl@gmail.com  */
233*edcece15Srutigl@gmail.com 	bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
234*edcece15Srutigl@gmail.com 
235*edcece15Srutigl@gmail.com 	assert(params_from_bl2 != NULL);
236*edcece15Srutigl@gmail.com 	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
237*edcece15Srutigl@gmail.com 	assert(params_from_bl2->h.version >= VERSION_2);
238*edcece15Srutigl@gmail.com 
239*edcece15Srutigl@gmail.com 	bl_params_node_t *bl_params = params_from_bl2->head;
240*edcece15Srutigl@gmail.com 
241*edcece15Srutigl@gmail.com /*
242*edcece15Srutigl@gmail.com  * Copy BL33 and BL32 (if present), entry point information.
243*edcece15Srutigl@gmail.com  * They are stored in Secure RAM, in BL2's address space.
244*edcece15Srutigl@gmail.com  */
245*edcece15Srutigl@gmail.com 	while (bl_params != NULL) {
246*edcece15Srutigl@gmail.com 		if (bl_params->image_id == BL32_IMAGE_ID) {
247*edcece15Srutigl@gmail.com 			bl32_image_ep_info = *bl_params->ep_info;
248*edcece15Srutigl@gmail.com 		}
249*edcece15Srutigl@gmail.com 
250*edcece15Srutigl@gmail.com 		if (bl_params->image_id == BL33_IMAGE_ID) {
251*edcece15Srutigl@gmail.com 			bl33_image_ep_info = *bl_params->ep_info;
252*edcece15Srutigl@gmail.com 		}
253*edcece15Srutigl@gmail.com 
254*edcece15Srutigl@gmail.com 		bl_params = bl_params->next_params_info;
255*edcece15Srutigl@gmail.com 	}
256*edcece15Srutigl@gmail.com 
257*edcece15Srutigl@gmail.com 	if (bl33_image_ep_info.pc == 0U) {
258*edcece15Srutigl@gmail.com 		panic();
259*edcece15Srutigl@gmail.com 	}
260*edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
261*edcece15Srutigl@gmail.com }
262*edcece15Srutigl@gmail.com 
263*edcece15Srutigl@gmail.com /*******************************************************************************
264*edcece15Srutigl@gmail.com  * Perform any BL31 platform setup common to ARM standard platforms
265*edcece15Srutigl@gmail.com  ******************************************************************************/
266*edcece15Srutigl@gmail.com void bl31_platform_setup(void)
267*edcece15Srutigl@gmail.com {
268*edcece15Srutigl@gmail.com /* Initialize the GIC driver, cpu and distributor interfaces */
269*edcece15Srutigl@gmail.com 	plat_gic_driver_init();
270*edcece15Srutigl@gmail.com 	plat_gic_init();
271*edcece15Srutigl@gmail.com 
272*edcece15Srutigl@gmail.com #if RESET_TO_BL31
273*edcece15Srutigl@gmail.com #if defined(PLAT_ARM_MEM_PROT_ADDR)
274*edcece15Srutigl@gmail.com 	arm_nor_psci_do_dyn_mem_protect();
275*edcece15Srutigl@gmail.com #endif /* PLAT_ARM_MEM_PROT_ADDR */
276*edcece15Srutigl@gmail.com #else
277*edcece15Srutigl@gmail.com /*
278*edcece15Srutigl@gmail.com  * In this soluction, we also do the security initialzation
279*edcece15Srutigl@gmail.com  * even when BL31 is not in the reset vector
280*edcece15Srutigl@gmail.com  */
281*edcece15Srutigl@gmail.com 	npcm845x_security_setup();
282*edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
283*edcece15Srutigl@gmail.com 
284*edcece15Srutigl@gmail.com /* Enable and initialize the System level generic timer */
285*edcece15Srutigl@gmail.com 	mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
286*edcece15Srutigl@gmail.com 			CNTCR_FCREQ(0U) | CNTCR_EN);
287*edcece15Srutigl@gmail.com 
288*edcece15Srutigl@gmail.com /* Initialize power controller before setting up topology */
289*edcece15Srutigl@gmail.com 	plat_arm_pwrc_setup();
290*edcece15Srutigl@gmail.com 
291*edcece15Srutigl@gmail.com #if RAS_EXTENSION
292*edcece15Srutigl@gmail.com 	ras_init();
293*edcece15Srutigl@gmail.com #endif
294*edcece15Srutigl@gmail.com 
295*edcece15Srutigl@gmail.com #if USE_DEBUGFS
296*edcece15Srutigl@gmail.com 	debugfs_init();
297*edcece15Srutigl@gmail.com #endif /* USE_DEBUGFS */
298*edcece15Srutigl@gmail.com }
299*edcece15Srutigl@gmail.com 
300*edcece15Srutigl@gmail.com void arm_console_runtime_init(void)
301*edcece15Srutigl@gmail.com {
302*edcece15Srutigl@gmail.com /* Added in order to ignore the original weak function */
303*edcece15Srutigl@gmail.com }
304*edcece15Srutigl@gmail.com 
305*edcece15Srutigl@gmail.com void plat_arm_program_trusted_mailbox(uintptr_t address)
306*edcece15Srutigl@gmail.com {
307*edcece15Srutigl@gmail.com /*
308*edcece15Srutigl@gmail.com  * now we don't use ARM mailbox,
309*edcece15Srutigl@gmail.com  * so that function added to ignore the weak one
310*edcece15Srutigl@gmail.com  */
311*edcece15Srutigl@gmail.com }
312*edcece15Srutigl@gmail.com 
313*edcece15Srutigl@gmail.com void __init bl31_plat_arch_setup(void)
314*edcece15Srutigl@gmail.com {
315*edcece15Srutigl@gmail.com 	npcm845x_bl31_plat_arch_setup();
316*edcece15Srutigl@gmail.com }
317*edcece15Srutigl@gmail.com 
318*edcece15Srutigl@gmail.com void __init plat_arm_pwrc_setup(void)
319*edcece15Srutigl@gmail.com {
320*edcece15Srutigl@gmail.com /* NPCM850 is always powered so no need for power control */
321*edcece15Srutigl@gmail.com }
322*edcece15Srutigl@gmail.com 
323*edcece15Srutigl@gmail.com void __init npcm845x_bl31_plat_arch_setup(void)
324*edcece15Srutigl@gmail.com {
325*edcece15Srutigl@gmail.com 	const mmap_region_t bl_regions[] = {
326*edcece15Srutigl@gmail.com 		MAP_BL31_TOTAL,
327*edcece15Srutigl@gmail.com #if RECLAIM_INIT_CODE
328*edcece15Srutigl@gmail.com 		MAP_BL_INIT_CODE,
329*edcece15Srutigl@gmail.com #endif /* RECLAIM_INIT_CODE */
330*edcece15Srutigl@gmail.com #if SEPARATE_NOBITS_REGION
331*edcece15Srutigl@gmail.com 		MAP_BL31_NOBITS,
332*edcece15Srutigl@gmail.com #endif /* SEPARATE_NOBITS_REGION */
333*edcece15Srutigl@gmail.com 		ARM_MAP_BL_RO,
334*edcece15Srutigl@gmail.com #if USE_ROMLIB
335*edcece15Srutigl@gmail.com 		ARM_MAP_ROMLIB_CODE,
336*edcece15Srutigl@gmail.com 		ARM_MAP_ROMLIB_DATA,
337*edcece15Srutigl@gmail.com #endif /* USE_ROMLIB */
338*edcece15Srutigl@gmail.com #if USE_COHERENT_MEM
339*edcece15Srutigl@gmail.com 		ARM_MAP_BL_COHERENT_RAM,
340*edcece15Srutigl@gmail.com #endif /* USE_COHERENT_MEM */
341*edcece15Srutigl@gmail.com 		ARM_MAP_SHARED_RAM,
342*edcece15Srutigl@gmail.com #ifdef SECONDARY_BRINGUP
343*edcece15Srutigl@gmail.com 		ARM_MAP_NS_DRAM1,
344*edcece15Srutigl@gmail.com 	#ifdef BL32_BASE
345*edcece15Srutigl@gmail.com 		ARM_MAP_BL32_CORE_MEM
346*edcece15Srutigl@gmail.com 	#endif /* BL32_BASE */
347*edcece15Srutigl@gmail.com #endif /* SECONDARY_BRINGUP */
348*edcece15Srutigl@gmail.com 		{0}
349*edcece15Srutigl@gmail.com 	};
350*edcece15Srutigl@gmail.com 	setup_page_tables(bl_regions, plat_arm_get_mmap());
351*edcece15Srutigl@gmail.com 	enable_mmu_el3(0U);
352*edcece15Srutigl@gmail.com }
353