1edcece15Srutigl@gmail.com /*
2*01907f3fSHarrison Mutai * Copyright (c) 2015-2025, Arm Limited and Contributors. All rights reserved.
3edcece15Srutigl@gmail.com *
4edcece15Srutigl@gmail.com * Copyright (C) 2017-2023 Nuvoton Ltd.
5edcece15Srutigl@gmail.com *
6edcece15Srutigl@gmail.com * SPDX-License-Identifier: BSD-3-Clause
7edcece15Srutigl@gmail.com */
8edcece15Srutigl@gmail.com
9edcece15Srutigl@gmail.com #include <assert.h>
10edcece15Srutigl@gmail.com
11edcece15Srutigl@gmail.com #include <arch.h>
12edcece15Srutigl@gmail.com #include <arch_helpers.h>
13edcece15Srutigl@gmail.com #include <common/bl_common.h>
14edcece15Srutigl@gmail.com #include <common/debug.h>
15edcece15Srutigl@gmail.com #include <drivers/console.h>
16edcece15Srutigl@gmail.com #include <drivers/generic_delay_timer.h>
17edcece15Srutigl@gmail.com #include <drivers/ti/uart/uart_16550.h>
18edcece15Srutigl@gmail.com #include <lib/debugfs.h>
19edcece15Srutigl@gmail.com #include <lib/extensions/ras.h>
20edcece15Srutigl@gmail.com #include <lib/mmio.h>
21edcece15Srutigl@gmail.com #include <lib/xlat_tables/xlat_tables_compat.h>
22edcece15Srutigl@gmail.com #include <npcm845x_clock.h>
23edcece15Srutigl@gmail.com #include <npcm845x_gcr.h>
24edcece15Srutigl@gmail.com #include <npcm845x_lpuart.h>
25edcece15Srutigl@gmail.com #include <plat/arm/common/plat_arm.h>
26edcece15Srutigl@gmail.com #include <plat/common/platform.h>
27edcece15Srutigl@gmail.com #include <plat_npcm845x.h>
28edcece15Srutigl@gmail.com #include <platform_def.h>
29edcece15Srutigl@gmail.com
30edcece15Srutigl@gmail.com /*
31edcece15Srutigl@gmail.com * Placeholder variables for copying the arguments that have been passed to
32edcece15Srutigl@gmail.com * BL31 from BL2.
33edcece15Srutigl@gmail.com */
34edcece15Srutigl@gmail.com static entry_point_info_t bl32_image_ep_info;
35edcece15Srutigl@gmail.com static entry_point_info_t bl33_image_ep_info;
36edcece15Srutigl@gmail.com
37edcece15Srutigl@gmail.com #if !RESET_TO_BL31
38edcece15Srutigl@gmail.com /*
39edcece15Srutigl@gmail.com * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
40edcece15Srutigl@gmail.com * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
41edcece15Srutigl@gmail.com */
42edcece15Srutigl@gmail.com /* CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows); */
43edcece15Srutigl@gmail.com #endif /* !RESET_TO_BL31 */
44edcece15Srutigl@gmail.com
45edcece15Srutigl@gmail.com #define MAP_BL31_TOTAL MAP_REGION_FLAT( \
46edcece15Srutigl@gmail.com BL31_START, \
47edcece15Srutigl@gmail.com BL31_END - BL31_START, \
48edcece15Srutigl@gmail.com MT_MEMORY | MT_RW | EL3_PAS)
49edcece15Srutigl@gmail.com
50ae2b4a54Srutigl@gmail.com #if RECLAIM_INIT_CODE
51ae2b4a54Srutigl@gmail.com IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
52ae2b4a54Srutigl@gmail.com IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
53ae2b4a54Srutigl@gmail.com
54ae2b4a54Srutigl@gmail.com #define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
55ae2b4a54Srutigl@gmail.com ~(PAGE_SIZE - 1))
56ae2b4a54Srutigl@gmail.com
57ae2b4a54Srutigl@gmail.com #define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
58ae2b4a54Srutigl@gmail.com BL_INIT_CODE_BASE, \
59ae2b4a54Srutigl@gmail.com BL_INIT_CODE_END - \
60ae2b4a54Srutigl@gmail.com BL_INIT_CODE_BASE, \
61ae2b4a54Srutigl@gmail.com MT_CODE | MT_SECURE)
62ae2b4a54Srutigl@gmail.com #endif /* RECLAIM_INIT_CODE */
63ae2b4a54Srutigl@gmail.com
64edcece15Srutigl@gmail.com #if SEPARATE_NOBITS_REGION
65edcece15Srutigl@gmail.com #define MAP_BL31_NOBITS MAP_REGION_FLAT( \
66edcece15Srutigl@gmail.com BL31_NOBITS_BASE, \
67edcece15Srutigl@gmail.com BL31_NOBITS_LIMIT - \
68edcece15Srutigl@gmail.com BL31_NOBITS_BASE, \
69edcece15Srutigl@gmail.com MT_MEMORY | MT_RW | EL3_PAS)
70edcece15Srutigl@gmail.com #endif /* SEPARATE_NOBITS_REGION */
71edcece15Srutigl@gmail.com
72edcece15Srutigl@gmail.com /******************************************************************************
73edcece15Srutigl@gmail.com * Return a pointer to the 'entry_point_info' structure of the next image
74edcece15Srutigl@gmail.com * for the security state specified. BL33 corresponds to the non-secure
75edcece15Srutigl@gmail.com * image type while BL32 corresponds to the secure image type.
76edcece15Srutigl@gmail.com * A NULL pointer is returned if the image does not exist.
77edcece15Srutigl@gmail.com *****************************************************************************/
bl31_plat_get_next_image_ep_info(uint32_t type)78edcece15Srutigl@gmail.com struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
79edcece15Srutigl@gmail.com {
80edcece15Srutigl@gmail.com entry_point_info_t *next_image_info;
81edcece15Srutigl@gmail.com
82edcece15Srutigl@gmail.com assert(sec_state_is_valid(type));
83edcece15Srutigl@gmail.com next_image_info = (type == NON_SECURE)
84edcece15Srutigl@gmail.com ? &bl33_image_ep_info : &bl32_image_ep_info;
85edcece15Srutigl@gmail.com /*
86edcece15Srutigl@gmail.com * None of the images on the ARM development platforms can have 0x0
87edcece15Srutigl@gmail.com * as the entrypoint
88edcece15Srutigl@gmail.com */
89edcece15Srutigl@gmail.com if (next_image_info->pc) {
90edcece15Srutigl@gmail.com return next_image_info;
91edcece15Srutigl@gmail.com } else {
92edcece15Srutigl@gmail.com return NULL;
93edcece15Srutigl@gmail.com }
94edcece15Srutigl@gmail.com }
95edcece15Srutigl@gmail.com
board_uart_init(void)96edcece15Srutigl@gmail.com int board_uart_init(void)
97edcece15Srutigl@gmail.com {
98edcece15Srutigl@gmail.com unsigned long UART_BASE_ADDR;
99edcece15Srutigl@gmail.com static console_t console;
100edcece15Srutigl@gmail.com
101edcece15Srutigl@gmail.com #ifdef CONFIG_TARGET_ARBEL_PALLADIUM
102edcece15Srutigl@gmail.com UART_Init(UART0_DEV, UART_MUX_MODE1,
103edcece15Srutigl@gmail.com UART_BAUDRATE_115200);
104edcece15Srutigl@gmail.com UART_BASE_ADDR = npcm845x_get_base_uart(UART0_DEV);
105edcece15Srutigl@gmail.com #else
106edcece15Srutigl@gmail.com UART_BASE_ADDR = npcm845x_get_base_uart(UART0_DEV);
107edcece15Srutigl@gmail.com #endif /* CONFIG_TARGET_ARBEL_PALLADIUM */
108edcece15Srutigl@gmail.com
109edcece15Srutigl@gmail.com /*
110edcece15Srutigl@gmail.com * Register UART w/o initialization -
111edcece15Srutigl@gmail.com * A clock rate of zero means to skip the initialisation.
112edcece15Srutigl@gmail.com */
113edcece15Srutigl@gmail.com console_16550_register((uintptr_t)UART_BASE_ADDR, 0, 0, &console);
114edcece15Srutigl@gmail.com
115edcece15Srutigl@gmail.com return 0;
116edcece15Srutigl@gmail.com }
117edcece15Srutigl@gmail.com
plat_get_syscnt_freq2(void)118edcece15Srutigl@gmail.com unsigned int plat_get_syscnt_freq2(void)
119edcece15Srutigl@gmail.com {
120fe8cc55aSrutigl@gmail.com /*
121fe8cc55aSrutigl@gmail.com * Do not overwrite the value set by BootBlock
122fe8cc55aSrutigl@gmail.com */
123fe8cc55aSrutigl@gmail.com return (unsigned int)read_cntfrq_el0();
124edcece15Srutigl@gmail.com }
125edcece15Srutigl@gmail.com
126edcece15Srutigl@gmail.com /******************************************************************************
127edcece15Srutigl@gmail.com * Perform any BL31 early platform setup common to ARM standard platforms.
128edcece15Srutigl@gmail.com * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
129edcece15Srutigl@gmail.com * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
130edcece15Srutigl@gmail.com * done before the MMU is initialized so that the memory layout can be used
131edcece15Srutigl@gmail.com * while creating page tables. BL2 has flushed this information to memory,
132edcece15Srutigl@gmail.com * so we are guaranteed to pick up good data.
133edcece15Srutigl@gmail.com *****************************************************************************/
bl31_early_platform_setup2(u_register_t arg0,u_register_t arg1,u_register_t arg2,u_register_t arg3)134edcece15Srutigl@gmail.com void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
135edcece15Srutigl@gmail.com u_register_t arg2, u_register_t arg3)
136edcece15Srutigl@gmail.com {
137ae2b4a54Srutigl@gmail.com arg0 = arg1 = arg2 = arg3 = 0;
138edcece15Srutigl@gmail.com #if RESET_TO_BL31
139edcece15Srutigl@gmail.com void *from_bl2 = (void *)arg0;
140edcece15Srutigl@gmail.com void *plat_params_from_bl2 = (void *)arg3;
141edcece15Srutigl@gmail.com
142edcece15Srutigl@gmail.com if (from_bl2 != NULL) {
143edcece15Srutigl@gmail.com assert(from_bl2 == NULL);
144edcece15Srutigl@gmail.com }
145edcece15Srutigl@gmail.com
146edcece15Srutigl@gmail.com if (plat_params_from_bl2 != NULL) {
147edcece15Srutigl@gmail.com assert(plat_params_from_bl2 == NULL);
148edcece15Srutigl@gmail.com }
149edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
150edcece15Srutigl@gmail.com
151edcece15Srutigl@gmail.com /* Initialize Delay timer */
152edcece15Srutigl@gmail.com generic_delay_timer_init();
153edcece15Srutigl@gmail.com
154edcece15Srutigl@gmail.com /* Do Specific Board/Chip initializations */
155edcece15Srutigl@gmail.com board_uart_init();
156edcece15Srutigl@gmail.com
157edcece15Srutigl@gmail.com #if RESET_TO_BL31
158edcece15Srutigl@gmail.com /* There are no parameters from BL2 if BL31 is a reset vector */
159edcece15Srutigl@gmail.com assert(from_bl2 == NULL);
160edcece15Srutigl@gmail.com assert(plat_params_from_bl2 == NULL);
161edcece15Srutigl@gmail.com
162edcece15Srutigl@gmail.com #ifdef BL32_BASE
163edcece15Srutigl@gmail.com /* Populate entry point information for BL32 */
164edcece15Srutigl@gmail.com SET_PARAM_HEAD(&bl32_image_ep_info,
165edcece15Srutigl@gmail.com PARAM_EP,
166edcece15Srutigl@gmail.com VERSION_1,
167edcece15Srutigl@gmail.com 0);
168edcece15Srutigl@gmail.com SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
169edcece15Srutigl@gmail.com bl32_image_ep_info.pc = BL32_BASE;
170*01907f3fSHarrison Mutai bl32_image_ep_info.spsr = arm_get_spsr(BL32_IMAGE_ID);
171edcece15Srutigl@gmail.com
172edcece15Srutigl@gmail.com #if defined(SPD_spmd)
173edcece15Srutigl@gmail.com /*
174edcece15Srutigl@gmail.com * SPM (hafnium in secure world) expects SPM Core manifest base address
175edcece15Srutigl@gmail.com * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
176edcece15Srutigl@gmail.com * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
177edcece15Srutigl@gmail.com * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
178edcece15Srutigl@gmail.com * keep it in the last page.
179edcece15Srutigl@gmail.com */
180edcece15Srutigl@gmail.com bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
181edcece15Srutigl@gmail.com PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
182edcece15Srutigl@gmail.com #endif /* SPD_spmd */
183edcece15Srutigl@gmail.com #endif /* BL32_BASE */
184edcece15Srutigl@gmail.com
185edcece15Srutigl@gmail.com /* Populate entry point information for BL33 */
186edcece15Srutigl@gmail.com SET_PARAM_HEAD(&bl33_image_ep_info,
187edcece15Srutigl@gmail.com PARAM_EP,
188edcece15Srutigl@gmail.com VERSION_1,
189edcece15Srutigl@gmail.com 0);
190edcece15Srutigl@gmail.com
191edcece15Srutigl@gmail.com /*
192edcece15Srutigl@gmail.com * Tell BL31 where the non-trusted software image
193edcece15Srutigl@gmail.com * is located and the entry state information
194edcece15Srutigl@gmail.com */
195edcece15Srutigl@gmail.com bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
196edcece15Srutigl@gmail.com /* Generic ARM code will switch to EL2, revert to EL1 */
197*01907f3fSHarrison Mutai bl33_image_ep_info.spsr = arm_get_spsr(BL33_IMAGE_ID);
198edcece15Srutigl@gmail.com bl33_image_ep_info.spsr &= ~0x8;
199edcece15Srutigl@gmail.com bl33_image_ep_info.spsr |= 0x4;
200edcece15Srutigl@gmail.com
201edcece15Srutigl@gmail.com SET_SECURITY_STATE(bl33_image_ep_info.h.attr, (uint32_t)NON_SECURE);
202edcece15Srutigl@gmail.com
203edcece15Srutigl@gmail.com #if defined(SPD_spmd) && !(ARM_LINUX_KERNEL_AS_BL33)
204edcece15Srutigl@gmail.com /*
205edcece15Srutigl@gmail.com * Hafnium in normal world expects its manifest address in x0,
206edcece15Srutigl@gmail.com * which is loaded at base of DRAM.
207edcece15Srutigl@gmail.com */
208edcece15Srutigl@gmail.com bl33_image_ep_info.args.arg0 = (u_register_t)ARM_DRAM1_BASE;
209edcece15Srutigl@gmail.com #endif /* SPD_spmd && !ARM_LINUX_KERNEL_AS_BL33 */
210edcece15Srutigl@gmail.com
211edcece15Srutigl@gmail.com #if ARM_LINUX_KERNEL_AS_BL33
212edcece15Srutigl@gmail.com /*
213edcece15Srutigl@gmail.com * According to the file ``Documentation/arm64/booting.txt`` of the
214edcece15Srutigl@gmail.com * Linux kernel tree, Linux expects the physical address of the device
215edcece15Srutigl@gmail.com * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
216edcece15Srutigl@gmail.com * must be 0.
217edcece15Srutigl@gmail.com */
218edcece15Srutigl@gmail.com bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
219edcece15Srutigl@gmail.com bl33_image_ep_info.args.arg1 = 0U;
220edcece15Srutigl@gmail.com bl33_image_ep_info.args.arg2 = 0U;
221edcece15Srutigl@gmail.com bl33_image_ep_info.args.arg3 = 0U;
222edcece15Srutigl@gmail.com #endif /* ARM_LINUX_KERNEL_AS_BL33 */
223edcece15Srutigl@gmail.com
224edcece15Srutigl@gmail.com #else /* RESET_TO_BL31 */
225edcece15Srutigl@gmail.com /*
226edcece15Srutigl@gmail.com * In debug builds, we pass a special value in 'plat_params_from_bl2'
227edcece15Srutigl@gmail.com * to verify platform parameters from BL2 to BL31.
228edcece15Srutigl@gmail.com * In release builds, it's not used.
229edcece15Srutigl@gmail.com */
230edcece15Srutigl@gmail.com assert(((unsigned long long)plat_params_from_bl2) ==
231edcece15Srutigl@gmail.com ARM_BL31_PLAT_PARAM_VAL);
232edcece15Srutigl@gmail.com
233edcece15Srutigl@gmail.com /*
234edcece15Srutigl@gmail.com * Check params passed from BL2 should not be NULL,
235edcece15Srutigl@gmail.com */
236edcece15Srutigl@gmail.com bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
237edcece15Srutigl@gmail.com
238edcece15Srutigl@gmail.com assert(params_from_bl2 != NULL);
239edcece15Srutigl@gmail.com assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
240edcece15Srutigl@gmail.com assert(params_from_bl2->h.version >= VERSION_2);
241edcece15Srutigl@gmail.com
242edcece15Srutigl@gmail.com bl_params_node_t *bl_params = params_from_bl2->head;
243edcece15Srutigl@gmail.com
244edcece15Srutigl@gmail.com /*
245edcece15Srutigl@gmail.com * Copy BL33 and BL32 (if present), entry point information.
246edcece15Srutigl@gmail.com * They are stored in Secure RAM, in BL2's address space.
247edcece15Srutigl@gmail.com */
248edcece15Srutigl@gmail.com while (bl_params != NULL) {
249edcece15Srutigl@gmail.com if (bl_params->image_id == BL32_IMAGE_ID) {
250edcece15Srutigl@gmail.com bl32_image_ep_info = *bl_params->ep_info;
251edcece15Srutigl@gmail.com }
252edcece15Srutigl@gmail.com
253edcece15Srutigl@gmail.com if (bl_params->image_id == BL33_IMAGE_ID) {
254edcece15Srutigl@gmail.com bl33_image_ep_info = *bl_params->ep_info;
255edcece15Srutigl@gmail.com }
256edcece15Srutigl@gmail.com
257edcece15Srutigl@gmail.com bl_params = bl_params->next_params_info;
258edcece15Srutigl@gmail.com }
259edcece15Srutigl@gmail.com
260edcece15Srutigl@gmail.com if (bl33_image_ep_info.pc == 0U) {
261edcece15Srutigl@gmail.com panic();
262edcece15Srutigl@gmail.com }
263edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
264edcece15Srutigl@gmail.com }
265edcece15Srutigl@gmail.com
266edcece15Srutigl@gmail.com /*******************************************************************************
267edcece15Srutigl@gmail.com * Perform any BL31 platform setup common to ARM standard platforms
268edcece15Srutigl@gmail.com ******************************************************************************/
bl31_platform_setup(void)269edcece15Srutigl@gmail.com void bl31_platform_setup(void)
270edcece15Srutigl@gmail.com {
271edcece15Srutigl@gmail.com /* Initialize the GIC driver, cpu and distributor interfaces */
272edcece15Srutigl@gmail.com plat_gic_driver_init();
273edcece15Srutigl@gmail.com plat_gic_init();
274edcece15Srutigl@gmail.com
275edcece15Srutigl@gmail.com #if RESET_TO_BL31
276edcece15Srutigl@gmail.com #if defined(PLAT_ARM_MEM_PROT_ADDR)
277edcece15Srutigl@gmail.com arm_nor_psci_do_dyn_mem_protect();
278edcece15Srutigl@gmail.com #endif /* PLAT_ARM_MEM_PROT_ADDR */
279edcece15Srutigl@gmail.com #else
280edcece15Srutigl@gmail.com /*
281edcece15Srutigl@gmail.com * In this soluction, we also do the security initialzation
282edcece15Srutigl@gmail.com * even when BL31 is not in the reset vector
283edcece15Srutigl@gmail.com */
284edcece15Srutigl@gmail.com npcm845x_security_setup();
285edcece15Srutigl@gmail.com #endif /* RESET_TO_BL31 */
286edcece15Srutigl@gmail.com
287edcece15Srutigl@gmail.com /* Enable and initialize the System level generic timer */
288edcece15Srutigl@gmail.com mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
289edcece15Srutigl@gmail.com CNTCR_FCREQ(0U) | CNTCR_EN);
290edcece15Srutigl@gmail.com
291edcece15Srutigl@gmail.com /* Initialize power controller before setting up topology */
292edcece15Srutigl@gmail.com plat_arm_pwrc_setup();
293edcece15Srutigl@gmail.com
294edcece15Srutigl@gmail.com #if RAS_EXTENSION
295edcece15Srutigl@gmail.com ras_init();
296edcece15Srutigl@gmail.com #endif
297edcece15Srutigl@gmail.com
298edcece15Srutigl@gmail.com #if USE_DEBUGFS
299edcece15Srutigl@gmail.com debugfs_init();
300edcece15Srutigl@gmail.com #endif /* USE_DEBUGFS */
301edcece15Srutigl@gmail.com }
302edcece15Srutigl@gmail.com
arm_console_runtime_init(void)303edcece15Srutigl@gmail.com void arm_console_runtime_init(void)
304edcece15Srutigl@gmail.com {
305edcece15Srutigl@gmail.com /* Added in order to ignore the original weak function */
306edcece15Srutigl@gmail.com }
307edcece15Srutigl@gmail.com
plat_arm_program_trusted_mailbox(uintptr_t address)308edcece15Srutigl@gmail.com void plat_arm_program_trusted_mailbox(uintptr_t address)
309edcece15Srutigl@gmail.com {
310edcece15Srutigl@gmail.com /*
311edcece15Srutigl@gmail.com * now we don't use ARM mailbox,
312edcece15Srutigl@gmail.com * so that function added to ignore the weak one
313edcece15Srutigl@gmail.com */
314edcece15Srutigl@gmail.com }
315edcece15Srutigl@gmail.com
bl31_plat_arch_setup(void)316edcece15Srutigl@gmail.com void __init bl31_plat_arch_setup(void)
317edcece15Srutigl@gmail.com {
318edcece15Srutigl@gmail.com npcm845x_bl31_plat_arch_setup();
319edcece15Srutigl@gmail.com }
320edcece15Srutigl@gmail.com
plat_arm_pwrc_setup(void)321edcece15Srutigl@gmail.com void __init plat_arm_pwrc_setup(void)
322edcece15Srutigl@gmail.com {
323edcece15Srutigl@gmail.com /* NPCM850 is always powered so no need for power control */
324edcece15Srutigl@gmail.com }
325edcece15Srutigl@gmail.com
npcm845x_bl31_plat_arch_setup(void)326edcece15Srutigl@gmail.com void __init npcm845x_bl31_plat_arch_setup(void)
327edcece15Srutigl@gmail.com {
328edcece15Srutigl@gmail.com const mmap_region_t bl_regions[] = {
329edcece15Srutigl@gmail.com MAP_BL31_TOTAL,
330edcece15Srutigl@gmail.com ARM_MAP_BL_RO,
331edcece15Srutigl@gmail.com #if USE_COHERENT_MEM
332edcece15Srutigl@gmail.com ARM_MAP_BL_COHERENT_RAM,
333edcece15Srutigl@gmail.com #endif /* USE_COHERENT_MEM */
334edcece15Srutigl@gmail.com ARM_MAP_SHARED_RAM,
335edcece15Srutigl@gmail.com {0}
336edcece15Srutigl@gmail.com };
337edcece15Srutigl@gmail.com setup_page_tables(bl_regions, plat_arm_get_mmap());
338edcece15Srutigl@gmail.com enable_mmu_el3(0U);
339edcece15Srutigl@gmail.com }
340