1*edcece15Srutigl@gmail.com /* 2*edcece15Srutigl@gmail.com * Copyright (c) 2015-2023, ARM Limited and Contributors. All rights reserved. 3*edcece15Srutigl@gmail.com * 4*edcece15Srutigl@gmail.com * Copyright (C) 2022-2023 Nuvoton Ltd. 5*edcece15Srutigl@gmail.com * 6*edcece15Srutigl@gmail.com * SPDX-License-Identifier: BSD-3-Clause 7*edcece15Srutigl@gmail.com */ 8*edcece15Srutigl@gmail.com 9*edcece15Srutigl@gmail.com #include <arch.h> 10*edcece15Srutigl@gmail.com #include <arch_helpers.h> 11*edcece15Srutigl@gmail.com #include <common/debug.h> 12*edcece15Srutigl@gmail.com #include <lib/psci/psci.h> 13*edcece15Srutigl@gmail.com #include <lib/semihosting.h> 14*edcece15Srutigl@gmail.com #include <plat/common/platform.h> 15*edcece15Srutigl@gmail.com 16*edcece15Srutigl@gmail.com /* 17*edcece15Srutigl@gmail.com * Since NPCM845 have only powered/non-powered state, 18*edcece15Srutigl@gmail.com * the tree is structure of level 0 19*edcece15Srutigl@gmail.com * (Single cluster == 0) and 4 representing a "leaf" for every CPU 20*edcece15Srutigl@gmail.com */ 21*edcece15Srutigl@gmail.com const unsigned char npcm845x_power_domain_tree_desc[] = { 22*edcece15Srutigl@gmail.com PLATFORM_CLUSTER_COUNT, 23*edcece15Srutigl@gmail.com PLATFORM_MAX_CPU_PER_CLUSTER 24*edcece15Srutigl@gmail.com }; 25*edcece15Srutigl@gmail.com plat_get_power_domain_tree_desc(void)26*edcece15Srutigl@gmail.comconst unsigned char *plat_get_power_domain_tree_desc(void) 27*edcece15Srutigl@gmail.com { 28*edcece15Srutigl@gmail.com /* A single cluster with 4 CPUs */ 29*edcece15Srutigl@gmail.com return npcm845x_power_domain_tree_desc; 30*edcece15Srutigl@gmail.com } 31*edcece15Srutigl@gmail.com plat_core_pos_by_mpidr(u_register_t mpidr)32*edcece15Srutigl@gmail.comint plat_core_pos_by_mpidr(u_register_t mpidr) 33*edcece15Srutigl@gmail.com { 34*edcece15Srutigl@gmail.com unsigned int cluster_id, cpu_id; 35*edcece15Srutigl@gmail.com 36*edcece15Srutigl@gmail.com mpidr &= MPIDR_AFFINITY_MASK; 37*edcece15Srutigl@gmail.com 38*edcece15Srutigl@gmail.com if (mpidr & ~(MPIDR_CLUSTER_MASK | MPIDR_CPU_MASK)) { 39*edcece15Srutigl@gmail.com return -1; 40*edcece15Srutigl@gmail.com } 41*edcece15Srutigl@gmail.com 42*edcece15Srutigl@gmail.com cluster_id = (unsigned int)MPIDR_AFFLVL1_VAL(mpidr); 43*edcece15Srutigl@gmail.com cpu_id = (unsigned int)MPIDR_AFFLVL0_VAL(mpidr); 44*edcece15Srutigl@gmail.com 45*edcece15Srutigl@gmail.com if (cluster_id > PLATFORM_CLUSTER_COUNT || 46*edcece15Srutigl@gmail.com cpu_id > PLATFORM_MAX_CPU_PER_CLUSTER) { 47*edcece15Srutigl@gmail.com return -1; 48*edcece15Srutigl@gmail.com } 49*edcece15Srutigl@gmail.com 50*edcece15Srutigl@gmail.com return (int)(cpu_id + (cluster_id * 4)); 51*edcece15Srutigl@gmail.com } 52