xref: /rk3399_ARM-atf/plat/mediatek/mt8196/include/platform_def.h (revision e534d4f633c30742ef7ced69abe077399b8eb5e6)
1a65fadfbSGavin Liu /*
2a65fadfbSGavin Liu  * Copyright (c) 2024, Mediatek Inc. All rights reserved.
3a65fadfbSGavin Liu  *
4a65fadfbSGavin Liu  * SPDX-License-Identifier: BSD-3-Clause
5a65fadfbSGavin Liu  */
6a65fadfbSGavin Liu 
7a65fadfbSGavin Liu #ifndef PLATFORM_DEF_H
8a65fadfbSGavin Liu #define PLATFORM_DEF_H
9a65fadfbSGavin Liu 
10a65fadfbSGavin Liu #include <arch.h>
11a65fadfbSGavin Liu #include <plat/common/common_def.h>
12a65fadfbSGavin Liu 
13a65fadfbSGavin Liu #include <arch_def.h>
14a65fadfbSGavin Liu 
15a65fadfbSGavin Liu #define PLAT_PRIMARY_CPU	(0x0)
16a65fadfbSGavin Liu 
17a65fadfbSGavin Liu #define MT_GIC_BASE		(0x0C400000)
18a65fadfbSGavin Liu #define MCUCFG_BASE		(0x0C000000)
19a65fadfbSGavin Liu #define MCUCFG_REG_SIZE		(0x50000)
20a65fadfbSGavin Liu #define IO_PHYS			(0x10000000)
21a65fadfbSGavin Liu 
22a65fadfbSGavin Liu /* Aggregate of all devices for MMU mapping */
23a65fadfbSGavin Liu #define MTK_DEV_RNG1_BASE	(IO_PHYS)
24a65fadfbSGavin Liu #define MTK_DEV_RNG1_SIZE	(0x10000000)
25a65fadfbSGavin Liu 
26a65fadfbSGavin Liu #define TOPCKGEN_BASE		(IO_PHYS)
27a65fadfbSGavin Liu 
28a65fadfbSGavin Liu /*******************************************************************************
29a65fadfbSGavin Liu  * AUDIO related constants
30a65fadfbSGavin Liu  ******************************************************************************/
31a65fadfbSGavin Liu #define AUDIO_BASE		(IO_PHYS + 0x0a110000)
32a65fadfbSGavin Liu 
33a65fadfbSGavin Liu /*******************************************************************************
340781f780SKarl Li  * APUSYS related constants
350781f780SKarl Li  ******************************************************************************/
360781f780SKarl Li #define APUSYS_BASE			(IO_PHYS + 0x09000000)
37*e534d4f6SKarl Li #define APU_RCX_UPRV_TCU		(IO_PHYS + 0x09060000)
38*e534d4f6SKarl Li #define APU_RCX_EXTM_TCU		(IO_PHYS + 0x09061000)
39*e534d4f6SKarl Li #define APU_CMU_TOP			(IO_PHYS + 0x09067000)
400781f780SKarl Li #define APUSYS_CE_BASE			(IO_PHYS + 0x090B0000)
41*e534d4f6SKarl Li #define APU_RCX_VCORE_CONFIG		(IO_PHYS + 0x090E0000)
4283f836c9SKarl Li #define APU_AO_CTRL			(IO_PHYS + 0x090F2000)
439059a375SKarl Li #define APU_SEC_CON			(IO_PHYS + 0x090F5000)
4431a0b877SKarl Li #define APUSYS_CTRL_DAPC_AO_BASE	(IO_PHYS + 0x090FC000)
450781f780SKarl Li 
460781f780SKarl Li #define APU_MBOX0			(0x4C200000)
470781f780SKarl Li 
4883f836c9SKarl Li #define APU_MBOX0_SZ			(0x100000)
4983f836c9SKarl Li #define APU_INFRA_BASE			(0x1002C000)
5083f836c9SKarl Li #define APU_INFRA_SZ			(0x1000)
5183f836c9SKarl Li 
520781f780SKarl Li /*******************************************************************************
53a65fadfbSGavin Liu  * SPM related constants
54a65fadfbSGavin Liu  ******************************************************************************/
55a65fadfbSGavin Liu #define SPM_BASE		(IO_PHYS + 0x0C004000)
56a65fadfbSGavin Liu 
57a65fadfbSGavin Liu /*******************************************************************************
584cb9f2a5SCathy Xu  * GPIO related constants
594cb9f2a5SCathy Xu  ******************************************************************************/
604cb9f2a5SCathy Xu #define GPIO_BASE		(IO_PHYS + 0x0002D000)
614cb9f2a5SCathy Xu #define RGU_BASE		(IO_PHYS + 0x0C00B000)
624cb9f2a5SCathy Xu #define DRM_BASE		(IO_PHYS + 0x0000D000)
634cb9f2a5SCathy Xu #define IOCFG_RT_BASE		(IO_PHYS + 0x02000000)
644cb9f2a5SCathy Xu #define IOCFG_RM1_BASE		(IO_PHYS + 0x02020000)
654cb9f2a5SCathy Xu #define IOCFG_RM2_BASE		(IO_PHYS + 0x02040000)
664cb9f2a5SCathy Xu #define IOCFG_RB_BASE		(IO_PHYS + 0x02060000)
674cb9f2a5SCathy Xu #define IOCFG_BM1_BASE		(IO_PHYS + 0x02820000)
684cb9f2a5SCathy Xu #define IOCFG_BM2_BASE		(IO_PHYS + 0x02840000)
694cb9f2a5SCathy Xu #define IOCFG_BM3_BASE		(IO_PHYS + 0x02860000)
704cb9f2a5SCathy Xu #define IOCFG_LT_BASE		(IO_PHYS + 0x03000000)
714cb9f2a5SCathy Xu #define IOCFG_LM1_BASE		(IO_PHYS + 0x03020000)
724cb9f2a5SCathy Xu #define IOCFG_LM2_BASE		(IO_PHYS + 0x03040000)
734cb9f2a5SCathy Xu #define IOCFG_LB1_BASE		(IO_PHYS + 0x030f0000)
744cb9f2a5SCathy Xu #define IOCFG_LB2_BASE		(IO_PHYS + 0x03110000)
754cb9f2a5SCathy Xu #define IOCFG_TM1_BASE		(IO_PHYS + 0x03800000)
764cb9f2a5SCathy Xu #define IOCFG_TM2_BASE		(IO_PHYS + 0x03820000)
774cb9f2a5SCathy Xu #define IOCFG_TM3_BASE		(IO_PHYS + 0x03860000)
784cb9f2a5SCathy Xu 
794cb9f2a5SCathy Xu /*******************************************************************************
80a65fadfbSGavin Liu  * UART related constants
81a65fadfbSGavin Liu  ******************************************************************************/
82a65fadfbSGavin Liu #define UART0_BASE	(IO_PHYS + 0x06000000)
83a65fadfbSGavin Liu #define UART_BAUDRATE	(115200)
84a65fadfbSGavin Liu 
85a65fadfbSGavin Liu /*******************************************************************************
86a65fadfbSGavin Liu  * Infra IOMMU related constants
87a65fadfbSGavin Liu  ******************************************************************************/
88a65fadfbSGavin Liu #define INFRACFG_AO_BASE	(IO_PHYS + 0x00001000)
89a65fadfbSGavin Liu #define INFRACFG_AO_MEM_BASE	(IO_PHYS + 0x00404000)
90a65fadfbSGavin Liu #define PERICFG_AO_BASE		(IO_PHYS + 0x06630000)
91a65fadfbSGavin Liu #define PERICFG_AO_REG_SIZE	(0x1000)
92a65fadfbSGavin Liu 
93a65fadfbSGavin Liu /*******************************************************************************
94a65fadfbSGavin Liu  * GIC-600 & interrupt handling related constants
95a65fadfbSGavin Liu  ******************************************************************************/
96a65fadfbSGavin Liu /* Base MTK_platform compatible GIC memory map */
97a65fadfbSGavin Liu #define BASE_GICD_BASE		(MT_GIC_BASE)
98a65fadfbSGavin Liu #define MT_GIC_RDIST_BASE	(MT_GIC_BASE + 0x40000)
99a65fadfbSGavin Liu #define MTK_GIC_REG_SIZE	0x400000
100a65fadfbSGavin Liu 
101a65fadfbSGavin Liu /*******************************************************************************
102a65fadfbSGavin Liu  * MM IOMMU & SMI related constants
103a65fadfbSGavin Liu  ******************************************************************************/
104a65fadfbSGavin Liu #define SMI_LARB_0_BASE		(IO_PHYS + 0x0c022000)
105a65fadfbSGavin Liu #define SMI_LARB_1_BASE		(IO_PHYS + 0x0c023000)
106a65fadfbSGavin Liu #define SMI_LARB_2_BASE		(IO_PHYS + 0x0c102000)
107a65fadfbSGavin Liu #define SMI_LARB_3_BASE		(IO_PHYS + 0x0c103000)
108a65fadfbSGavin Liu #define SMI_LARB_4_BASE		(IO_PHYS + 0x04013000)
109a65fadfbSGavin Liu #define SMI_LARB_5_BASE		(IO_PHYS + 0x04f02000)
110a65fadfbSGavin Liu #define SMI_LARB_6_BASE		(IO_PHYS + 0x04f03000)
111a65fadfbSGavin Liu #define SMI_LARB_7_BASE		(IO_PHYS + 0x04e04000)
112a65fadfbSGavin Liu #define SMI_LARB_9_BASE		(IO_PHYS + 0x05001000)
113a65fadfbSGavin Liu #define SMI_LARB_10_BASE	(IO_PHYS + 0x05120000)
114a65fadfbSGavin Liu #define SMI_LARB_11A_BASE	(IO_PHYS + 0x05230000)
115a65fadfbSGavin Liu #define SMI_LARB_11B_BASE	(IO_PHYS + 0x05530000)
116a65fadfbSGavin Liu #define SMI_LARB_11C_BASE	(IO_PHYS + 0x05630000)
117a65fadfbSGavin Liu #define SMI_LARB_12_BASE	(IO_PHYS + 0x05340000)
118a65fadfbSGavin Liu #define SMI_LARB_13_BASE	(IO_PHYS + 0x06001000)
119a65fadfbSGavin Liu #define SMI_LARB_14_BASE	(IO_PHYS + 0x06002000)
120a65fadfbSGavin Liu #define SMI_LARB_15_BASE	(IO_PHYS + 0x05140000)
121a65fadfbSGavin Liu #define SMI_LARB_16A_BASE	(IO_PHYS + 0x06008000)
122a65fadfbSGavin Liu #define SMI_LARB_16B_BASE	(IO_PHYS + 0x0600a000)
123a65fadfbSGavin Liu #define SMI_LARB_17A_BASE	(IO_PHYS + 0x06009000)
124a65fadfbSGavin Liu #define SMI_LARB_17B_BASE	(IO_PHYS + 0x0600b000)
125a65fadfbSGavin Liu #define SMI_LARB_19_BASE	(IO_PHYS + 0x0a010000)
126a65fadfbSGavin Liu #define SMI_LARB_21_BASE	(IO_PHYS + 0x0802e000)
127a65fadfbSGavin Liu #define SMI_LARB_23_BASE	(IO_PHYS + 0x0800d000)
128a65fadfbSGavin Liu #define SMI_LARB_27_BASE	(IO_PHYS + 0x07201000)
129a65fadfbSGavin Liu #define SMI_LARB_28_BASE	(IO_PHYS + 0x00000000)
130a65fadfbSGavin Liu #define SMI_LARB_REG_RNG_SIZE	(0x1000)
131a65fadfbSGavin Liu 
132a65fadfbSGavin Liu /*******************************************************************************
133a65fadfbSGavin Liu  * APMIXEDSYS related constants
134a65fadfbSGavin Liu  ******************************************************************************/
135a65fadfbSGavin Liu #define APMIXEDSYS		(IO_PHYS + 0x0000C000)
136a65fadfbSGavin Liu 
137a65fadfbSGavin Liu /*******************************************************************************
138a65fadfbSGavin Liu  * VPPSYS related constants
139a65fadfbSGavin Liu  ******************************************************************************/
140a65fadfbSGavin Liu #define VPPSYS0_BASE		(IO_PHYS + 0x04000000)
141a65fadfbSGavin Liu #define VPPSYS1_BASE		(IO_PHYS + 0x04f00000)
142a65fadfbSGavin Liu 
143a65fadfbSGavin Liu /*******************************************************************************
144a65fadfbSGavin Liu  * VDOSYS related constants
145a65fadfbSGavin Liu  ******************************************************************************/
146a65fadfbSGavin Liu #define VDOSYS0_BASE		(IO_PHYS + 0x0C01D000)
147a65fadfbSGavin Liu #define VDOSYS1_BASE		(IO_PHYS + 0x0C100000)
148a65fadfbSGavin Liu 
149a65fadfbSGavin Liu /*******************************************************************************
1503e43d1d3SMac Shen  * DP related constants
1513e43d1d3SMac Shen  ******************************************************************************/
1523e43d1d3SMac Shen #define EDP_SEC_BASE		(IO_PHYS + 0x2EC50000)
1533e43d1d3SMac Shen #define DP_SEC_BASE		(IO_PHYS + 0x2EC10000)
1543e43d1d3SMac Shen #define EDP_SEC_SIZE		(0x1000)
1553e43d1d3SMac Shen #define DP_SEC_SIZE		(0x1000)
1563e43d1d3SMac Shen 
1573e43d1d3SMac Shen /*******************************************************************************
158a65fadfbSGavin Liu  * EMI MPU related constants
159a65fadfbSGavin Liu  *******************************************************************************/
160a65fadfbSGavin Liu #define EMI_MPU_BASE		(IO_PHYS + 0x00428000)
161a65fadfbSGavin Liu #define SUB_EMI_MPU_BASE	(IO_PHYS + 0x00528000)
162a65fadfbSGavin Liu 
163a65fadfbSGavin Liu /*******************************************************************************
164a65fadfbSGavin Liu  * System counter frequency related constants
165a65fadfbSGavin Liu  ******************************************************************************/
166a65fadfbSGavin Liu #define SYS_COUNTER_FREQ_IN_HZ	(13000000)
167a65fadfbSGavin Liu #define SYS_COUNTER_FREQ_IN_MHZ	(13)
168a65fadfbSGavin Liu 
169a65fadfbSGavin Liu /*******************************************************************************
170a65fadfbSGavin Liu  * Generic platform constants
171a65fadfbSGavin Liu  ******************************************************************************/
172a65fadfbSGavin Liu #define PLATFORM_STACK_SIZE		(0x800)
173a65fadfbSGavin Liu #define SOC_CHIP_ID			U(0x8196)
174a65fadfbSGavin Liu 
175a65fadfbSGavin Liu /*******************************************************************************
176a65fadfbSGavin Liu  * Platform memory map related constants
177a65fadfbSGavin Liu  ******************************************************************************/
178a65fadfbSGavin Liu #define TZRAM_BASE			(0x94600000)
179a65fadfbSGavin Liu #define TZRAM_SIZE			(0x00200000)
180a65fadfbSGavin Liu 
181a65fadfbSGavin Liu /*******************************************************************************
182a65fadfbSGavin Liu  * BL31 specific defines.
183a65fadfbSGavin Liu  ******************************************************************************/
184a65fadfbSGavin Liu /*
185a65fadfbSGavin Liu  * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if
186a65fadfbSGavin Liu  * present). BL31_BASE is calculated using the current BL3-1 debug size plus a
187a65fadfbSGavin Liu  * little space for growth.
188a65fadfbSGavin Liu  */
189a65fadfbSGavin Liu #define BL31_BASE			(TZRAM_BASE + 0x1000)
190a65fadfbSGavin Liu #define BL31_LIMIT			(TZRAM_BASE + TZRAM_SIZE)
191a65fadfbSGavin Liu 
192a65fadfbSGavin Liu /*******************************************************************************
193a65fadfbSGavin Liu  * Platform specific page table and MMU setup constants
194a65fadfbSGavin Liu  ******************************************************************************/
195a65fadfbSGavin Liu #define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 39)
196a65fadfbSGavin Liu #define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 39)
197a65fadfbSGavin Liu #define MAX_XLAT_TABLES			(128)
198a65fadfbSGavin Liu #define MAX_MMAP_REGIONS		(512)
199a65fadfbSGavin Liu 
200a65fadfbSGavin Liu /*******************************************************************************
201a65fadfbSGavin Liu  * CPU PM definitions
202a65fadfbSGavin Liu  *******************************************************************************/
203a65fadfbSGavin Liu #define PLAT_CPU_PM_B_BUCK_ISO_ID	(6)
204a65fadfbSGavin Liu #define PLAT_CPU_PM_ILDO_ID		(6)
205a65fadfbSGavin Liu #define CPU_IDLE_SRAM_BASE		(0x11B000)
206a65fadfbSGavin Liu #define CPU_IDLE_SRAM_SIZE		(0x1000)
207a65fadfbSGavin Liu 
208a65fadfbSGavin Liu /*******************************************************************************
209a65fadfbSGavin Liu  * SYSTIMER related definitions
210a65fadfbSGavin Liu  ******************************************************************************/
211a65fadfbSGavin Liu #define SYSTIMER_BASE		(0x1C400000)
212a65fadfbSGavin Liu 
213a65fadfbSGavin Liu #endif /* PLATFORM_DEF_H */
214