1a65fadfbSGavin Liu /* 2a65fadfbSGavin Liu * Copyright (c) 2024, Mediatek Inc. All rights reserved. 3a65fadfbSGavin Liu * 4a65fadfbSGavin Liu * SPDX-License-Identifier: BSD-3-Clause 5a65fadfbSGavin Liu */ 6a65fadfbSGavin Liu 7a65fadfbSGavin Liu #ifndef PLATFORM_DEF_H 8a65fadfbSGavin Liu #define PLATFORM_DEF_H 9a65fadfbSGavin Liu 10a65fadfbSGavin Liu #include <arch.h> 11a65fadfbSGavin Liu #include <plat/common/common_def.h> 12a65fadfbSGavin Liu 13a65fadfbSGavin Liu #include <arch_def.h> 14a65fadfbSGavin Liu 15a65fadfbSGavin Liu #define PLAT_PRIMARY_CPU (0x0) 16a65fadfbSGavin Liu 17a65fadfbSGavin Liu #define MT_GIC_BASE (0x0C400000) 18a65fadfbSGavin Liu #define MCUCFG_BASE (0x0C000000) 19a65fadfbSGavin Liu #define MCUCFG_REG_SIZE (0x50000) 20a65fadfbSGavin Liu #define IO_PHYS (0x10000000) 21a65fadfbSGavin Liu 22a65fadfbSGavin Liu /* Aggregate of all devices for MMU mapping */ 23a65fadfbSGavin Liu #define MTK_DEV_RNG1_BASE (IO_PHYS) 24a65fadfbSGavin Liu #define MTK_DEV_RNG1_SIZE (0x10000000) 25a65fadfbSGavin Liu 26a65fadfbSGavin Liu #define TOPCKGEN_BASE (IO_PHYS) 27a65fadfbSGavin Liu 28a65fadfbSGavin Liu /******************************************************************************* 29a65fadfbSGavin Liu * AUDIO related constants 30a65fadfbSGavin Liu ******************************************************************************/ 31a65fadfbSGavin Liu #define AUDIO_BASE (IO_PHYS + 0x0a110000) 32a65fadfbSGavin Liu 33a65fadfbSGavin Liu /******************************************************************************* 34a65fadfbSGavin Liu * SPM related constants 35a65fadfbSGavin Liu ******************************************************************************/ 36a65fadfbSGavin Liu #define SPM_BASE (IO_PHYS + 0x0C004000) 37a65fadfbSGavin Liu 38a65fadfbSGavin Liu /******************************************************************************* 39*4cb9f2a5SCathy Xu * GPIO related constants 40*4cb9f2a5SCathy Xu ******************************************************************************/ 41*4cb9f2a5SCathy Xu #define GPIO_BASE (IO_PHYS + 0x0002D000) 42*4cb9f2a5SCathy Xu #define RGU_BASE (IO_PHYS + 0x0C00B000) 43*4cb9f2a5SCathy Xu #define DRM_BASE (IO_PHYS + 0x0000D000) 44*4cb9f2a5SCathy Xu #define IOCFG_RT_BASE (IO_PHYS + 0x02000000) 45*4cb9f2a5SCathy Xu #define IOCFG_RM1_BASE (IO_PHYS + 0x02020000) 46*4cb9f2a5SCathy Xu #define IOCFG_RM2_BASE (IO_PHYS + 0x02040000) 47*4cb9f2a5SCathy Xu #define IOCFG_RB_BASE (IO_PHYS + 0x02060000) 48*4cb9f2a5SCathy Xu #define IOCFG_BM1_BASE (IO_PHYS + 0x02820000) 49*4cb9f2a5SCathy Xu #define IOCFG_BM2_BASE (IO_PHYS + 0x02840000) 50*4cb9f2a5SCathy Xu #define IOCFG_BM3_BASE (IO_PHYS + 0x02860000) 51*4cb9f2a5SCathy Xu #define IOCFG_LT_BASE (IO_PHYS + 0x03000000) 52*4cb9f2a5SCathy Xu #define IOCFG_LM1_BASE (IO_PHYS + 0x03020000) 53*4cb9f2a5SCathy Xu #define IOCFG_LM2_BASE (IO_PHYS + 0x03040000) 54*4cb9f2a5SCathy Xu #define IOCFG_LB1_BASE (IO_PHYS + 0x030f0000) 55*4cb9f2a5SCathy Xu #define IOCFG_LB2_BASE (IO_PHYS + 0x03110000) 56*4cb9f2a5SCathy Xu #define IOCFG_TM1_BASE (IO_PHYS + 0x03800000) 57*4cb9f2a5SCathy Xu #define IOCFG_TM2_BASE (IO_PHYS + 0x03820000) 58*4cb9f2a5SCathy Xu #define IOCFG_TM3_BASE (IO_PHYS + 0x03860000) 59*4cb9f2a5SCathy Xu 60*4cb9f2a5SCathy Xu /******************************************************************************* 61a65fadfbSGavin Liu * UART related constants 62a65fadfbSGavin Liu ******************************************************************************/ 63a65fadfbSGavin Liu #define UART0_BASE (IO_PHYS + 0x06000000) 64a65fadfbSGavin Liu #define UART_BAUDRATE (115200) 65a65fadfbSGavin Liu 66a65fadfbSGavin Liu /******************************************************************************* 67a65fadfbSGavin Liu * Infra IOMMU related constants 68a65fadfbSGavin Liu ******************************************************************************/ 69a65fadfbSGavin Liu #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000) 70a65fadfbSGavin Liu #define INFRACFG_AO_MEM_BASE (IO_PHYS + 0x00404000) 71a65fadfbSGavin Liu #define PERICFG_AO_BASE (IO_PHYS + 0x06630000) 72a65fadfbSGavin Liu #define PERICFG_AO_REG_SIZE (0x1000) 73a65fadfbSGavin Liu 74a65fadfbSGavin Liu /******************************************************************************* 75a65fadfbSGavin Liu * GIC-600 & interrupt handling related constants 76a65fadfbSGavin Liu ******************************************************************************/ 77a65fadfbSGavin Liu /* Base MTK_platform compatible GIC memory map */ 78a65fadfbSGavin Liu #define BASE_GICD_BASE (MT_GIC_BASE) 79a65fadfbSGavin Liu #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 80a65fadfbSGavin Liu #define MTK_GIC_REG_SIZE 0x400000 81a65fadfbSGavin Liu 82a65fadfbSGavin Liu /******************************************************************************* 83a65fadfbSGavin Liu * MM IOMMU & SMI related constants 84a65fadfbSGavin Liu ******************************************************************************/ 85a65fadfbSGavin Liu #define SMI_LARB_0_BASE (IO_PHYS + 0x0c022000) 86a65fadfbSGavin Liu #define SMI_LARB_1_BASE (IO_PHYS + 0x0c023000) 87a65fadfbSGavin Liu #define SMI_LARB_2_BASE (IO_PHYS + 0x0c102000) 88a65fadfbSGavin Liu #define SMI_LARB_3_BASE (IO_PHYS + 0x0c103000) 89a65fadfbSGavin Liu #define SMI_LARB_4_BASE (IO_PHYS + 0x04013000) 90a65fadfbSGavin Liu #define SMI_LARB_5_BASE (IO_PHYS + 0x04f02000) 91a65fadfbSGavin Liu #define SMI_LARB_6_BASE (IO_PHYS + 0x04f03000) 92a65fadfbSGavin Liu #define SMI_LARB_7_BASE (IO_PHYS + 0x04e04000) 93a65fadfbSGavin Liu #define SMI_LARB_9_BASE (IO_PHYS + 0x05001000) 94a65fadfbSGavin Liu #define SMI_LARB_10_BASE (IO_PHYS + 0x05120000) 95a65fadfbSGavin Liu #define SMI_LARB_11A_BASE (IO_PHYS + 0x05230000) 96a65fadfbSGavin Liu #define SMI_LARB_11B_BASE (IO_PHYS + 0x05530000) 97a65fadfbSGavin Liu #define SMI_LARB_11C_BASE (IO_PHYS + 0x05630000) 98a65fadfbSGavin Liu #define SMI_LARB_12_BASE (IO_PHYS + 0x05340000) 99a65fadfbSGavin Liu #define SMI_LARB_13_BASE (IO_PHYS + 0x06001000) 100a65fadfbSGavin Liu #define SMI_LARB_14_BASE (IO_PHYS + 0x06002000) 101a65fadfbSGavin Liu #define SMI_LARB_15_BASE (IO_PHYS + 0x05140000) 102a65fadfbSGavin Liu #define SMI_LARB_16A_BASE (IO_PHYS + 0x06008000) 103a65fadfbSGavin Liu #define SMI_LARB_16B_BASE (IO_PHYS + 0x0600a000) 104a65fadfbSGavin Liu #define SMI_LARB_17A_BASE (IO_PHYS + 0x06009000) 105a65fadfbSGavin Liu #define SMI_LARB_17B_BASE (IO_PHYS + 0x0600b000) 106a65fadfbSGavin Liu #define SMI_LARB_19_BASE (IO_PHYS + 0x0a010000) 107a65fadfbSGavin Liu #define SMI_LARB_21_BASE (IO_PHYS + 0x0802e000) 108a65fadfbSGavin Liu #define SMI_LARB_23_BASE (IO_PHYS + 0x0800d000) 109a65fadfbSGavin Liu #define SMI_LARB_27_BASE (IO_PHYS + 0x07201000) 110a65fadfbSGavin Liu #define SMI_LARB_28_BASE (IO_PHYS + 0x00000000) 111a65fadfbSGavin Liu #define SMI_LARB_REG_RNG_SIZE (0x1000) 112a65fadfbSGavin Liu 113a65fadfbSGavin Liu /******************************************************************************* 114a65fadfbSGavin Liu * APMIXEDSYS related constants 115a65fadfbSGavin Liu ******************************************************************************/ 116a65fadfbSGavin Liu #define APMIXEDSYS (IO_PHYS + 0x0000C000) 117a65fadfbSGavin Liu 118a65fadfbSGavin Liu /******************************************************************************* 119a65fadfbSGavin Liu * VPPSYS related constants 120a65fadfbSGavin Liu ******************************************************************************/ 121a65fadfbSGavin Liu #define VPPSYS0_BASE (IO_PHYS + 0x04000000) 122a65fadfbSGavin Liu #define VPPSYS1_BASE (IO_PHYS + 0x04f00000) 123a65fadfbSGavin Liu 124a65fadfbSGavin Liu /******************************************************************************* 125a65fadfbSGavin Liu * VDOSYS related constants 126a65fadfbSGavin Liu ******************************************************************************/ 127a65fadfbSGavin Liu #define VDOSYS0_BASE (IO_PHYS + 0x0C01D000) 128a65fadfbSGavin Liu #define VDOSYS1_BASE (IO_PHYS + 0x0C100000) 129a65fadfbSGavin Liu 130a65fadfbSGavin Liu /******************************************************************************* 131a65fadfbSGavin Liu * EMI MPU related constants 132a65fadfbSGavin Liu *******************************************************************************/ 133a65fadfbSGavin Liu #define EMI_MPU_BASE (IO_PHYS + 0x00428000) 134a65fadfbSGavin Liu #define SUB_EMI_MPU_BASE (IO_PHYS + 0x00528000) 135a65fadfbSGavin Liu 136a65fadfbSGavin Liu /******************************************************************************* 137a65fadfbSGavin Liu * System counter frequency related constants 138a65fadfbSGavin Liu ******************************************************************************/ 139a65fadfbSGavin Liu #define SYS_COUNTER_FREQ_IN_HZ (13000000) 140a65fadfbSGavin Liu #define SYS_COUNTER_FREQ_IN_MHZ (13) 141a65fadfbSGavin Liu 142a65fadfbSGavin Liu /******************************************************************************* 143a65fadfbSGavin Liu * Generic platform constants 144a65fadfbSGavin Liu ******************************************************************************/ 145a65fadfbSGavin Liu #define PLATFORM_STACK_SIZE (0x800) 146a65fadfbSGavin Liu #define SOC_CHIP_ID U(0x8196) 147a65fadfbSGavin Liu 148a65fadfbSGavin Liu /******************************************************************************* 149a65fadfbSGavin Liu * Platform memory map related constants 150a65fadfbSGavin Liu ******************************************************************************/ 151a65fadfbSGavin Liu #define TZRAM_BASE (0x94600000) 152a65fadfbSGavin Liu #define TZRAM_SIZE (0x00200000) 153a65fadfbSGavin Liu 154a65fadfbSGavin Liu /******************************************************************************* 155a65fadfbSGavin Liu * BL31 specific defines. 156a65fadfbSGavin Liu ******************************************************************************/ 157a65fadfbSGavin Liu /* 158a65fadfbSGavin Liu * Put BL3-1 at the top of the Trusted SRAM (just below the shared memory, if 159a65fadfbSGavin Liu * present). BL31_BASE is calculated using the current BL3-1 debug size plus a 160a65fadfbSGavin Liu * little space for growth. 161a65fadfbSGavin Liu */ 162a65fadfbSGavin Liu #define BL31_BASE (TZRAM_BASE + 0x1000) 163a65fadfbSGavin Liu #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 164a65fadfbSGavin Liu 165a65fadfbSGavin Liu /******************************************************************************* 166a65fadfbSGavin Liu * Platform specific page table and MMU setup constants 167a65fadfbSGavin Liu ******************************************************************************/ 168a65fadfbSGavin Liu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 39) 169a65fadfbSGavin Liu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 39) 170a65fadfbSGavin Liu #define MAX_XLAT_TABLES (128) 171a65fadfbSGavin Liu #define MAX_MMAP_REGIONS (512) 172a65fadfbSGavin Liu 173a65fadfbSGavin Liu /******************************************************************************* 174a65fadfbSGavin Liu * CPU PM definitions 175a65fadfbSGavin Liu *******************************************************************************/ 176a65fadfbSGavin Liu #define PLAT_CPU_PM_B_BUCK_ISO_ID (6) 177a65fadfbSGavin Liu #define PLAT_CPU_PM_ILDO_ID (6) 178a65fadfbSGavin Liu #define CPU_IDLE_SRAM_BASE (0x11B000) 179a65fadfbSGavin Liu #define CPU_IDLE_SRAM_SIZE (0x1000) 180a65fadfbSGavin Liu 181a65fadfbSGavin Liu /******************************************************************************* 182a65fadfbSGavin Liu * SYSTIMER related definitions 183a65fadfbSGavin Liu ******************************************************************************/ 184a65fadfbSGavin Liu #define SYSTIMER_BASE (0x1C400000) 185a65fadfbSGavin Liu 186a65fadfbSGavin Liu #endif /* PLATFORM_DEF_H */ 187