1# 2# Copyright (c) 2021, MediaTek Inc. All rights reserved. 3# 4# SPDX-License-Identifier: BSD-3-Clause 5# 6 7MTK_PLAT := plat/mediatek 8MTK_PLAT_SOC := ${MTK_PLAT}/${PLAT} 9 10PLAT_INCLUDES := -I${MTK_PLAT}/common/ \ 11 -I${MTK_PLAT}/common/drivers/gic600/ \ 12 -I${MTK_PLAT}/common/drivers/timer/ \ 13 -I${MTK_PLAT_SOC}/drivers/mcdi/ \ 14 -I${MTK_PLAT_SOC}/drivers/spmc/ \ 15 -I${MTK_PLAT_SOC}/include/ 16 17GICV3_SUPPORT_GIC600 := 1 18include drivers/arm/gic/v3/gicv3.mk 19include lib/xlat_tables_v2/xlat_tables.mk 20 21PLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES} \ 22 ${XLAT_TABLES_LIB_SRCS} \ 23 plat/common/aarch64/crash_console_helpers.S \ 24 plat/common/plat_psci_common.c 25 26 27BL31_SOURCES += common/desc_image_load.c \ 28 drivers/delay_timer/delay_timer.c \ 29 drivers/delay_timer/generic_delay_timer.c \ 30 drivers/ti/uart/aarch64/16550_console.S \ 31 lib/bl_aux_params/bl_aux_params.c \ 32 lib/cpus/aarch64/cortex_a55.S \ 33 lib/cpus/aarch64/cortex_a78.S \ 34 plat/common/plat_gicv3.c \ 35 ${MTK_PLAT}/common/drivers/gic600/mt_gic_v3.c \ 36 ${MTK_PLAT}/common/drivers/timer/mt_timer.c \ 37 ${MTK_PLAT}/common/mtk_cirq.c \ 38 ${MTK_PLAT}/common/mtk_plat_common.c \ 39 ${MTK_PLAT}/common/mtk_sip_svc.c \ 40 ${MTK_PLAT}/common/params_setup.c \ 41 ${MTK_PLAT_SOC}/aarch64/platform_common.c \ 42 ${MTK_PLAT_SOC}/aarch64/plat_helpers.S \ 43 ${MTK_PLAT_SOC}/bl31_plat_setup.c \ 44 ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm.c \ 45 ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm_cpc.c \ 46 ${MTK_PLAT_SOC}/drivers/mcdi/mt_mcdi.c \ 47 ${MTK_PLAT_SOC}/drivers/spmc/mtspmc.c \ 48 ${MTK_PLAT_SOC}/plat_pm.c \ 49 ${MTK_PLAT_SOC}/plat_sip_calls.c \ 50 ${MTK_PLAT_SOC}/plat_topology.c 51 52# Configs for A78 and A55 53HW_ASSISTED_COHERENCY := 1 54USE_COHERENT_MEM := 0 55CTX_INCLUDE_AARCH32_REGS := 0 56ERRATA_A55_1530923 := 1 57 58# indicate the reset vector address can be programmed 59PROGRAMMABLE_RESET_ADDRESS := 1 60 61COLD_BOOT_SINGLE_CPU := 1 62 63MACH_MT8195 := 1 64$(eval $(call add_define,MACH_MT8195)) 65 66include lib/coreboot/coreboot.mk 67