1174a1cfeSYidi Lin /* 2174a1cfeSYidi Lin * Copyright (c) 2021, MediaTek Inc. All rights reserved. 3174a1cfeSYidi Lin * 4174a1cfeSYidi Lin * SPDX-License-Identifier: BSD-3-Clause 5174a1cfeSYidi Lin */ 6174a1cfeSYidi Lin 7*fe985428SJames Liao /* common headers */ 8*fe985428SJames Liao #include <assert.h> 9*fe985428SJames Liao 10*fe985428SJames Liao #include <arch_helpers.h> 11*fe985428SJames Liao #include <common/debug.h> 12174a1cfeSYidi Lin #include <lib/psci/psci.h> 13174a1cfeSYidi Lin 14*fe985428SJames Liao /* platform specific headers */ 15*fe985428SJames Liao #include <mt_gic_v3.h> 16*fe985428SJames Liao #include <mtspmc.h> 17*fe985428SJames Liao #include <plat/common/platform.h> 18*fe985428SJames Liao #include <plat_mtk_lpm.h> 19*fe985428SJames Liao #include <plat_pm.h> 20*fe985428SJames Liao 21*fe985428SJames Liao /* 22*fe985428SJames Liao * Cluster state request: 23*fe985428SJames Liao * [0] : The CPU requires cluster power down 24*fe985428SJames Liao * [1] : The CPU requires cluster power on 25*fe985428SJames Liao */ 26*fe985428SJames Liao #define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff) 27*fe985428SJames Liao #define coordinate_cluster_pwron() coordinate_cluster(1) 28*fe985428SJames Liao #define coordinate_cluster_pwroff() coordinate_cluster(0) 29*fe985428SJames Liao 30*fe985428SJames Liao /* platform secure entry point */ 31*fe985428SJames Liao static uintptr_t secure_entrypoint; 32*fe985428SJames Liao /* per-CPU power state */ 33*fe985428SJames Liao static unsigned int plat_power_state[PLATFORM_CORE_COUNT]; 34*fe985428SJames Liao 35*fe985428SJames Liao /* platform CPU power domain - ops */ 36*fe985428SJames Liao static const struct mt_lpm_tz *plat_mt_pm; 37*fe985428SJames Liao 38*fe985428SJames Liao #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \ 39*fe985428SJames Liao int ret = -1; \ 40*fe985428SJames Liao if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 41*fe985428SJames Liao ret = plat_mt_pm->_name(_cpu, _state); \ 42*fe985428SJames Liao } \ 43*fe985428SJames Liao ret; }) 44*fe985428SJames Liao 45*fe985428SJames Liao #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \ 46*fe985428SJames Liao if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 47*fe985428SJames Liao (void) plat_mt_pm->_name(_cpu, _state); \ 48*fe985428SJames Liao } \ 49*fe985428SJames Liao }) 50*fe985428SJames Liao 51*fe985428SJames Liao /* 52*fe985428SJames Liao * Common MTK_platform operations to power on/off a 53*fe985428SJames Liao * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 54*fe985428SJames Liao */ 55*fe985428SJames Liao 56*fe985428SJames Liao static void plat_cpu_pwrdwn_common(unsigned int cpu, 57*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 58*fe985428SJames Liao { 59*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 60*fe985428SJames Liao 61*fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state); 62*fe985428SJames Liao 63*fe985428SJames Liao if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) || 64*fe985428SJames Liao (req_pstate == 0U)) { /* hotplug off */ 65*fe985428SJames Liao coordinate_cluster_pwroff(); 66*fe985428SJames Liao } 67*fe985428SJames Liao 68*fe985428SJames Liao /* Prevent interrupts from spuriously waking up this CPU */ 69*fe985428SJames Liao mt_gic_rdistif_save(); 70*fe985428SJames Liao gicv3_cpuif_disable(cpu); 71*fe985428SJames Liao gicv3_rdistif_off(cpu); 72*fe985428SJames Liao } 73*fe985428SJames Liao 74*fe985428SJames Liao static void plat_cpu_pwron_common(unsigned int cpu, 75*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 76*fe985428SJames Liao { 77*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 78*fe985428SJames Liao 79*fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state); 80*fe985428SJames Liao 81*fe985428SJames Liao coordinate_cluster_pwron(); 82*fe985428SJames Liao 83*fe985428SJames Liao /* Enable the GIC CPU interface */ 84*fe985428SJames Liao gicv3_rdistif_on(cpu); 85*fe985428SJames Liao gicv3_cpuif_enable(cpu); 86*fe985428SJames Liao mt_gic_rdistif_init(); 87*fe985428SJames Liao 88*fe985428SJames Liao /* 89*fe985428SJames Liao * If mcusys does power down before then restore 90*fe985428SJames Liao * all CPUs' GIC Redistributors 91*fe985428SJames Liao */ 92*fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 93*fe985428SJames Liao mt_gic_rdistif_restore_all(); 94*fe985428SJames Liao } else { 95*fe985428SJames Liao mt_gic_rdistif_restore(); 96*fe985428SJames Liao } 97*fe985428SJames Liao } 98*fe985428SJames Liao 99*fe985428SJames Liao /* 100*fe985428SJames Liao * Common MTK_platform operations to power on/off a 101*fe985428SJames Liao * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 102*fe985428SJames Liao */ 103*fe985428SJames Liao 104*fe985428SJames Liao static void plat_cluster_pwrdwn_common(unsigned int cpu, 105*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 106*fe985428SJames Liao { 107*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 108*fe985428SJames Liao 109*fe985428SJames Liao if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) { 110*fe985428SJames Liao coordinate_cluster_pwron(); 111*fe985428SJames Liao 112*fe985428SJames Liao /* TODO: return on fail. 113*fe985428SJames Liao * Add a 'return' here before adding any code following 114*fe985428SJames Liao * the if-block. 115*fe985428SJames Liao */ 116*fe985428SJames Liao } 117*fe985428SJames Liao } 118*fe985428SJames Liao 119*fe985428SJames Liao static void plat_cluster_pwron_common(unsigned int cpu, 120*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 121*fe985428SJames Liao { 122*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 123*fe985428SJames Liao 124*fe985428SJames Liao if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) { 125*fe985428SJames Liao /* TODO: return on fail. 126*fe985428SJames Liao * Add a 'return' here before adding any code following 127*fe985428SJames Liao * the if-block. 128*fe985428SJames Liao */ 129*fe985428SJames Liao } 130*fe985428SJames Liao } 131*fe985428SJames Liao 132*fe985428SJames Liao /* 133*fe985428SJames Liao * Common MTK_platform operations to power on/off a 134*fe985428SJames Liao * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 135*fe985428SJames Liao */ 136*fe985428SJames Liao 137*fe985428SJames Liao static void plat_mcusys_pwrdwn_common(unsigned int cpu, 138*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 139*fe985428SJames Liao { 140*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 141*fe985428SJames Liao 142*fe985428SJames Liao if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) { 143*fe985428SJames Liao return; /* return on fail */ 144*fe985428SJames Liao } 145*fe985428SJames Liao 146*fe985428SJames Liao mt_gic_distif_save(); 147*fe985428SJames Liao gic_sgi_save_all(); 148*fe985428SJames Liao } 149*fe985428SJames Liao 150*fe985428SJames Liao static void plat_mcusys_pwron_common(unsigned int cpu, 151*fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 152*fe985428SJames Liao { 153*fe985428SJames Liao assert(cpu == plat_my_core_pos()); 154*fe985428SJames Liao 155*fe985428SJames Liao if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) { 156*fe985428SJames Liao return; /* return on fail */ 157*fe985428SJames Liao } 158*fe985428SJames Liao 159*fe985428SJames Liao mt_gic_init(); 160*fe985428SJames Liao mt_gic_distif_restore(); 161*fe985428SJames Liao gic_sgi_restore_all(); 162*fe985428SJames Liao 163*fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state); 164*fe985428SJames Liao } 165*fe985428SJames Liao 166*fe985428SJames Liao /* 167*fe985428SJames Liao * plat_psci_ops implementation 168*fe985428SJames Liao */ 169*fe985428SJames Liao 170*fe985428SJames Liao static void plat_cpu_standby(plat_local_state_t cpu_state) 171*fe985428SJames Liao { 172*fe985428SJames Liao uint64_t scr; 173*fe985428SJames Liao 174*fe985428SJames Liao scr = read_scr_el3(); 175*fe985428SJames Liao write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 176*fe985428SJames Liao 177*fe985428SJames Liao isb(); 178*fe985428SJames Liao dsb(); 179*fe985428SJames Liao wfi(); 180*fe985428SJames Liao 181*fe985428SJames Liao write_scr_el3(scr); 182*fe985428SJames Liao } 183*fe985428SJames Liao 184*fe985428SJames Liao static int plat_power_domain_on(u_register_t mpidr) 185*fe985428SJames Liao { 186*fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 187*fe985428SJames Liao unsigned int cluster = 0U; 188*fe985428SJames Liao 189*fe985428SJames Liao if (cpu >= PLATFORM_CORE_COUNT) { 190*fe985428SJames Liao return PSCI_E_INVALID_PARAMS; 191*fe985428SJames Liao } 192*fe985428SJames Liao 193*fe985428SJames Liao if (!spm_get_cluster_powerstate(cluster)) { 194*fe985428SJames Liao spm_poweron_cluster(cluster); 195*fe985428SJames Liao } 196*fe985428SJames Liao 197*fe985428SJames Liao /* init CPU reset arch as AARCH64 */ 198*fe985428SJames Liao mcucfg_init_archstate(cluster, cpu, true); 199*fe985428SJames Liao mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint); 200*fe985428SJames Liao spm_poweron_cpu(cluster, cpu); 201*fe985428SJames Liao 202*fe985428SJames Liao return PSCI_E_SUCCESS; 203*fe985428SJames Liao } 204*fe985428SJames Liao 205*fe985428SJames Liao static void plat_power_domain_on_finish(const psci_power_state_t *state) 206*fe985428SJames Liao { 207*fe985428SJames Liao unsigned long mpidr = read_mpidr_el1(); 208*fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 209*fe985428SJames Liao 210*fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 211*fe985428SJames Liao 212*fe985428SJames Liao /* Allow IRQs to wakeup this core in IDLE flow */ 213*fe985428SJames Liao mcucfg_enable_gic_wakeup(0U, cpu); 214*fe985428SJames Liao 215*fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 216*fe985428SJames Liao plat_cluster_pwron_common(cpu, state, 0U); 217*fe985428SJames Liao } 218*fe985428SJames Liao 219*fe985428SJames Liao plat_cpu_pwron_common(cpu, state, 0U); 220*fe985428SJames Liao } 221*fe985428SJames Liao 222*fe985428SJames Liao static void plat_power_domain_off(const psci_power_state_t *state) 223*fe985428SJames Liao { 224*fe985428SJames Liao unsigned long mpidr = read_mpidr_el1(); 225*fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 226*fe985428SJames Liao 227*fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 228*fe985428SJames Liao 229*fe985428SJames Liao plat_cpu_pwrdwn_common(cpu, state, 0U); 230*fe985428SJames Liao spm_poweroff_cpu(0U, cpu); 231*fe985428SJames Liao 232*fe985428SJames Liao /* prevent unintended IRQs from waking up the hot-unplugged core */ 233*fe985428SJames Liao mcucfg_disable_gic_wakeup(0U, cpu); 234*fe985428SJames Liao 235*fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 236*fe985428SJames Liao plat_cluster_pwrdwn_common(cpu, state, 0U); 237*fe985428SJames Liao } 238*fe985428SJames Liao } 239*fe985428SJames Liao 240*fe985428SJames Liao static void plat_power_domain_suspend(const psci_power_state_t *state) 241*fe985428SJames Liao { 242*fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 243*fe985428SJames Liao 244*fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 245*fe985428SJames Liao 246*fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state); 247*fe985428SJames Liao 248*fe985428SJames Liao /* Perform the common CPU specific operations */ 249*fe985428SJames Liao plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]); 250*fe985428SJames Liao 251*fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 252*fe985428SJames Liao /* Perform the common cluster specific operations */ 253*fe985428SJames Liao plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]); 254*fe985428SJames Liao } 255*fe985428SJames Liao 256*fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 257*fe985428SJames Liao /* Perform the common mcusys specific operations */ 258*fe985428SJames Liao plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]); 259*fe985428SJames Liao } 260*fe985428SJames Liao } 261*fe985428SJames Liao 262*fe985428SJames Liao static void plat_power_domain_suspend_finish(const psci_power_state_t *state) 263*fe985428SJames Liao { 264*fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 265*fe985428SJames Liao 266*fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 267*fe985428SJames Liao 268*fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 269*fe985428SJames Liao /* Perform the common mcusys specific operations */ 270*fe985428SJames Liao plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]); 271*fe985428SJames Liao } 272*fe985428SJames Liao 273*fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 274*fe985428SJames Liao /* Perform the common cluster specific operations */ 275*fe985428SJames Liao plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]); 276*fe985428SJames Liao } 277*fe985428SJames Liao 278*fe985428SJames Liao /* Perform the common CPU specific operations */ 279*fe985428SJames Liao plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]); 280*fe985428SJames Liao 281*fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state); 282*fe985428SJames Liao } 283*fe985428SJames Liao 284*fe985428SJames Liao static int plat_validate_power_state(unsigned int power_state, 285*fe985428SJames Liao psci_power_state_t *req_state) 286*fe985428SJames Liao { 287*fe985428SJames Liao unsigned int pstate = psci_get_pstate_type(power_state); 288*fe985428SJames Liao unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state); 289*fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 290*fe985428SJames Liao 291*fe985428SJames Liao if (aff_lvl > PLAT_MAX_PWR_LVL) { 292*fe985428SJames Liao return PSCI_E_INVALID_PARAMS; 293*fe985428SJames Liao } 294*fe985428SJames Liao 295*fe985428SJames Liao if (pstate == PSTATE_TYPE_STANDBY) { 296*fe985428SJames Liao req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE; 297*fe985428SJames Liao } else { 298*fe985428SJames Liao unsigned int i; 299*fe985428SJames Liao unsigned int pstate_id = psci_get_pstate_id(power_state); 300*fe985428SJames Liao plat_local_state_t s = MTK_LOCAL_STATE_OFF; 301*fe985428SJames Liao 302*fe985428SJames Liao /* Use pstate_id to be power domain state */ 303*fe985428SJames Liao if (pstate_id > s) { 304*fe985428SJames Liao s = (plat_local_state_t)pstate_id; 305*fe985428SJames Liao } 306*fe985428SJames Liao 307*fe985428SJames Liao for (i = 0U; i <= aff_lvl; i++) { 308*fe985428SJames Liao req_state->pwr_domain_state[i] = s; 309*fe985428SJames Liao } 310*fe985428SJames Liao } 311*fe985428SJames Liao 312*fe985428SJames Liao plat_power_state[cpu] = power_state; 313*fe985428SJames Liao return PSCI_E_SUCCESS; 314*fe985428SJames Liao } 315*fe985428SJames Liao 316*fe985428SJames Liao static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state) 317*fe985428SJames Liao { 318*fe985428SJames Liao unsigned int lv; 319*fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 320*fe985428SJames Liao 321*fe985428SJames Liao for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) { 322*fe985428SJames Liao req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE; 323*fe985428SJames Liao } 324*fe985428SJames Liao 325*fe985428SJames Liao plat_power_state[cpu] = 326*fe985428SJames Liao psci_make_powerstate( 327*fe985428SJames Liao MT_PLAT_PWR_STATE_SYSTEM_SUSPEND, 328*fe985428SJames Liao PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL); 329*fe985428SJames Liao 330*fe985428SJames Liao flush_dcache_range((uintptr_t) 331*fe985428SJames Liao &plat_power_state[cpu], 332*fe985428SJames Liao sizeof(plat_power_state[cpu])); 333*fe985428SJames Liao } 334*fe985428SJames Liao 335174a1cfeSYidi Lin static const plat_psci_ops_t plat_psci_ops = { 336*fe985428SJames Liao .cpu_standby = plat_cpu_standby, 337*fe985428SJames Liao .pwr_domain_on = plat_power_domain_on, 338*fe985428SJames Liao .pwr_domain_on_finish = plat_power_domain_on_finish, 339*fe985428SJames Liao .pwr_domain_off = plat_power_domain_off, 340*fe985428SJames Liao .pwr_domain_suspend = plat_power_domain_suspend, 341*fe985428SJames Liao .pwr_domain_suspend_finish = plat_power_domain_suspend_finish, 342*fe985428SJames Liao .validate_power_state = plat_validate_power_state, 343*fe985428SJames Liao .get_sys_suspend_power_state = plat_get_sys_suspend_power_state 344174a1cfeSYidi Lin }; 345174a1cfeSYidi Lin 346174a1cfeSYidi Lin int plat_setup_psci_ops(uintptr_t sec_entrypoint, 347174a1cfeSYidi Lin const plat_psci_ops_t **psci_ops) 348174a1cfeSYidi Lin { 349174a1cfeSYidi Lin *psci_ops = &plat_psci_ops; 350*fe985428SJames Liao secure_entrypoint = sec_entrypoint; 351*fe985428SJames Liao 352*fe985428SJames Liao /* 353*fe985428SJames Liao * init the warm reset config for boot CPU 354*fe985428SJames Liao * reset arch as AARCH64 355*fe985428SJames Liao * reset addr as function bl31_warm_entrypoint() 356*fe985428SJames Liao */ 357*fe985428SJames Liao mcucfg_init_archstate(0U, 0U, true); 358*fe985428SJames Liao mcucfg_set_bootaddr(0U, 0U, secure_entrypoint); 359*fe985428SJames Liao 360*fe985428SJames Liao spmc_init(); 361*fe985428SJames Liao plat_mt_pm = mt_plat_cpu_pm_init(); 362174a1cfeSYidi Lin 363174a1cfeSYidi Lin return 0; 364174a1cfeSYidi Lin } 365