xref: /rk3399_ARM-atf/plat/mediatek/mt8195/plat_pm.c (revision fcc6617398283b38de4b866b11234af08a3a416d)
1174a1cfeSYidi Lin /*
2174a1cfeSYidi Lin  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7fe985428SJames Liao /* common headers */
8fe985428SJames Liao #include <assert.h>
9fe985428SJames Liao 
10fe985428SJames Liao #include <arch_helpers.h>
11fe985428SJames Liao #include <common/debug.h>
12*fcc66173SYidi Lin #include <drivers/gpio.h>
13174a1cfeSYidi Lin #include <lib/psci/psci.h>
14174a1cfeSYidi Lin 
15fe985428SJames Liao /* platform specific headers */
16fe985428SJames Liao #include <mt_gic_v3.h>
17fe985428SJames Liao #include <mtspmc.h>
18fe985428SJames Liao #include <plat/common/platform.h>
19fe985428SJames Liao #include <plat_mtk_lpm.h>
20*fcc66173SYidi Lin #include <plat_params.h>
21fe985428SJames Liao #include <plat_pm.h>
22fe985428SJames Liao 
23fe985428SJames Liao /*
24fe985428SJames Liao  * Cluster state request:
25fe985428SJames Liao  * [0] : The CPU requires cluster power down
26fe985428SJames Liao  * [1] : The CPU requires cluster power on
27fe985428SJames Liao  */
28fe985428SJames Liao #define coordinate_cluster(onoff)	write_clusterpwrdn_el1(onoff)
29fe985428SJames Liao #define coordinate_cluster_pwron()	coordinate_cluster(1)
30fe985428SJames Liao #define coordinate_cluster_pwroff()	coordinate_cluster(0)
31fe985428SJames Liao 
32fe985428SJames Liao /* platform secure entry point */
33fe985428SJames Liao static uintptr_t secure_entrypoint;
34fe985428SJames Liao /* per-CPU power state */
35fe985428SJames Liao static unsigned int plat_power_state[PLATFORM_CORE_COUNT];
36fe985428SJames Liao 
37fe985428SJames Liao /* platform CPU power domain - ops */
38fe985428SJames Liao static const struct mt_lpm_tz *plat_mt_pm;
39fe985428SJames Liao 
40fe985428SJames Liao #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \
41fe985428SJames Liao 	int ret = -1; \
42fe985428SJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
43fe985428SJames Liao 		ret = plat_mt_pm->_name(_cpu, _state); \
44fe985428SJames Liao 	} \
45fe985428SJames Liao 	ret; })
46fe985428SJames Liao 
47fe985428SJames Liao #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \
48fe985428SJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
49fe985428SJames Liao 		(void) plat_mt_pm->_name(_cpu, _state); \
50fe985428SJames Liao 	} \
51fe985428SJames Liao 	})
52fe985428SJames Liao 
53fe985428SJames Liao /*
54fe985428SJames Liao  * Common MTK_platform operations to power on/off a
55fe985428SJames Liao  * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
56fe985428SJames Liao  */
57fe985428SJames Liao 
58fe985428SJames Liao static void plat_cpu_pwrdwn_common(unsigned int cpu,
59fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
60fe985428SJames Liao {
61fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
62fe985428SJames Liao 
63fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state);
64fe985428SJames Liao 
65fe985428SJames Liao 	if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) ||
66fe985428SJames Liao 			(req_pstate == 0U)) { /* hotplug off */
67fe985428SJames Liao 		coordinate_cluster_pwroff();
68fe985428SJames Liao 	}
69fe985428SJames Liao 
70fe985428SJames Liao 	/* Prevent interrupts from spuriously waking up this CPU */
71fe985428SJames Liao 	mt_gic_rdistif_save();
72fe985428SJames Liao 	gicv3_cpuif_disable(cpu);
73fe985428SJames Liao 	gicv3_rdistif_off(cpu);
74fe985428SJames Liao }
75fe985428SJames Liao 
76fe985428SJames Liao static void plat_cpu_pwron_common(unsigned int cpu,
77fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
78fe985428SJames Liao {
79fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
80fe985428SJames Liao 
81fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state);
82fe985428SJames Liao 
83fe985428SJames Liao 	coordinate_cluster_pwron();
84fe985428SJames Liao 
85fe985428SJames Liao 	/* Enable the GIC CPU interface */
86fe985428SJames Liao 	gicv3_rdistif_on(cpu);
87fe985428SJames Liao 	gicv3_cpuif_enable(cpu);
88fe985428SJames Liao 	mt_gic_rdistif_init();
89fe985428SJames Liao 
90fe985428SJames Liao 	/*
91fe985428SJames Liao 	 * If mcusys does power down before then restore
92fe985428SJames Liao 	 * all CPUs' GIC Redistributors
93fe985428SJames Liao 	 */
94fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
95fe985428SJames Liao 		mt_gic_rdistif_restore_all();
96fe985428SJames Liao 	} else {
97fe985428SJames Liao 		mt_gic_rdistif_restore();
98fe985428SJames Liao 	}
99fe985428SJames Liao }
100fe985428SJames Liao 
101fe985428SJames Liao /*
102fe985428SJames Liao  * Common MTK_platform operations to power on/off a
103fe985428SJames Liao  * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
104fe985428SJames Liao  */
105fe985428SJames Liao 
106fe985428SJames Liao static void plat_cluster_pwrdwn_common(unsigned int cpu,
107fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
108fe985428SJames Liao {
109fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
110fe985428SJames Liao 
111fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) {
112fe985428SJames Liao 		coordinate_cluster_pwron();
113fe985428SJames Liao 
114fe985428SJames Liao 		/* TODO: return on fail.
115fe985428SJames Liao 		 *       Add a 'return' here before adding any code following
116fe985428SJames Liao 		 *       the if-block.
117fe985428SJames Liao 		 */
118fe985428SJames Liao 	}
119fe985428SJames Liao }
120fe985428SJames Liao 
121fe985428SJames Liao static void plat_cluster_pwron_common(unsigned int cpu,
122fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
123fe985428SJames Liao {
124fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
125fe985428SJames Liao 
126fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) {
127fe985428SJames Liao 		/* TODO: return on fail.
128fe985428SJames Liao 		 *       Add a 'return' here before adding any code following
129fe985428SJames Liao 		 *       the if-block.
130fe985428SJames Liao 		 */
131fe985428SJames Liao 	}
132fe985428SJames Liao }
133fe985428SJames Liao 
134fe985428SJames Liao /*
135fe985428SJames Liao  * Common MTK_platform operations to power on/off a
136fe985428SJames Liao  * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
137fe985428SJames Liao  */
138fe985428SJames Liao 
139fe985428SJames Liao static void plat_mcusys_pwrdwn_common(unsigned int cpu,
140fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
141fe985428SJames Liao {
142fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
143fe985428SJames Liao 
144fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) {
145fe985428SJames Liao 		return;		/* return on fail */
146fe985428SJames Liao 	}
147fe985428SJames Liao 
148fe985428SJames Liao 	mt_gic_distif_save();
149fe985428SJames Liao 	gic_sgi_save_all();
150fe985428SJames Liao }
151fe985428SJames Liao 
152fe985428SJames Liao static void plat_mcusys_pwron_common(unsigned int cpu,
153fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
154fe985428SJames Liao {
155fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
156fe985428SJames Liao 
157fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) {
158fe985428SJames Liao 		return;		/* return on fail */
159fe985428SJames Liao 	}
160fe985428SJames Liao 
161fe985428SJames Liao 	mt_gic_init();
162fe985428SJames Liao 	mt_gic_distif_restore();
163fe985428SJames Liao 	gic_sgi_restore_all();
164fe985428SJames Liao 
165fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state);
166fe985428SJames Liao }
167fe985428SJames Liao 
168fe985428SJames Liao /*
169fe985428SJames Liao  * plat_psci_ops implementation
170fe985428SJames Liao  */
171fe985428SJames Liao 
172fe985428SJames Liao static void plat_cpu_standby(plat_local_state_t cpu_state)
173fe985428SJames Liao {
174fe985428SJames Liao 	uint64_t scr;
175fe985428SJames Liao 
176fe985428SJames Liao 	scr = read_scr_el3();
177fe985428SJames Liao 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
178fe985428SJames Liao 
179fe985428SJames Liao 	isb();
180fe985428SJames Liao 	dsb();
181fe985428SJames Liao 	wfi();
182fe985428SJames Liao 
183fe985428SJames Liao 	write_scr_el3(scr);
184fe985428SJames Liao }
185fe985428SJames Liao 
186fe985428SJames Liao static int plat_power_domain_on(u_register_t mpidr)
187fe985428SJames Liao {
188fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
189fe985428SJames Liao 	unsigned int cluster = 0U;
190fe985428SJames Liao 
191fe985428SJames Liao 	if (cpu >= PLATFORM_CORE_COUNT) {
192fe985428SJames Liao 		return PSCI_E_INVALID_PARAMS;
193fe985428SJames Liao 	}
194fe985428SJames Liao 
195fe985428SJames Liao 	if (!spm_get_cluster_powerstate(cluster)) {
196fe985428SJames Liao 		spm_poweron_cluster(cluster);
197fe985428SJames Liao 	}
198fe985428SJames Liao 
199fe985428SJames Liao 	/* init CPU reset arch as AARCH64 */
200fe985428SJames Liao 	mcucfg_init_archstate(cluster, cpu, true);
201fe985428SJames Liao 	mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint);
202fe985428SJames Liao 	spm_poweron_cpu(cluster, cpu);
203fe985428SJames Liao 
204fe985428SJames Liao 	return PSCI_E_SUCCESS;
205fe985428SJames Liao }
206fe985428SJames Liao 
207fe985428SJames Liao static void plat_power_domain_on_finish(const psci_power_state_t *state)
208fe985428SJames Liao {
209fe985428SJames Liao 	unsigned long mpidr = read_mpidr_el1();
210fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
211fe985428SJames Liao 
212fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
213fe985428SJames Liao 
214fe985428SJames Liao 	/* Allow IRQs to wakeup this core in IDLE flow */
215fe985428SJames Liao 	mcucfg_enable_gic_wakeup(0U, cpu);
216fe985428SJames Liao 
217fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
218fe985428SJames Liao 		plat_cluster_pwron_common(cpu, state, 0U);
219fe985428SJames Liao 	}
220fe985428SJames Liao 
221fe985428SJames Liao 	plat_cpu_pwron_common(cpu, state, 0U);
222fe985428SJames Liao }
223fe985428SJames Liao 
224fe985428SJames Liao static void plat_power_domain_off(const psci_power_state_t *state)
225fe985428SJames Liao {
226fe985428SJames Liao 	unsigned long mpidr = read_mpidr_el1();
227fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
228fe985428SJames Liao 
229fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
230fe985428SJames Liao 
231fe985428SJames Liao 	plat_cpu_pwrdwn_common(cpu, state, 0U);
232fe985428SJames Liao 	spm_poweroff_cpu(0U, cpu);
233fe985428SJames Liao 
234fe985428SJames Liao 	/* prevent unintended IRQs from waking up the hot-unplugged core */
235fe985428SJames Liao 	mcucfg_disable_gic_wakeup(0U, cpu);
236fe985428SJames Liao 
237fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
238fe985428SJames Liao 		plat_cluster_pwrdwn_common(cpu, state, 0U);
239fe985428SJames Liao 	}
240fe985428SJames Liao }
241fe985428SJames Liao 
242fe985428SJames Liao static void plat_power_domain_suspend(const psci_power_state_t *state)
243fe985428SJames Liao {
244fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
245fe985428SJames Liao 
246fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
247fe985428SJames Liao 
248fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state);
249fe985428SJames Liao 
250fe985428SJames Liao 	/* Perform the common CPU specific operations */
251fe985428SJames Liao 	plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]);
252fe985428SJames Liao 
253fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
254fe985428SJames Liao 		/* Perform the common cluster specific operations */
255fe985428SJames Liao 		plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]);
256fe985428SJames Liao 	}
257fe985428SJames Liao 
258fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
259fe985428SJames Liao 		/* Perform the common mcusys specific operations */
260fe985428SJames Liao 		plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]);
261fe985428SJames Liao 	}
262fe985428SJames Liao }
263fe985428SJames Liao 
264fe985428SJames Liao static void plat_power_domain_suspend_finish(const psci_power_state_t *state)
265fe985428SJames Liao {
266fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
267fe985428SJames Liao 
268fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
269fe985428SJames Liao 
270fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
271fe985428SJames Liao 		/* Perform the common mcusys specific operations */
272fe985428SJames Liao 		plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]);
273fe985428SJames Liao 	}
274fe985428SJames Liao 
275fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
276fe985428SJames Liao 		/* Perform the common cluster specific operations */
277fe985428SJames Liao 		plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]);
278fe985428SJames Liao 	}
279fe985428SJames Liao 
280fe985428SJames Liao 	/* Perform the common CPU specific operations */
281fe985428SJames Liao 	plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]);
282fe985428SJames Liao 
283fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state);
284fe985428SJames Liao }
285fe985428SJames Liao 
286fe985428SJames Liao static int plat_validate_power_state(unsigned int power_state,
287fe985428SJames Liao 					psci_power_state_t *req_state)
288fe985428SJames Liao {
289fe985428SJames Liao 	unsigned int pstate = psci_get_pstate_type(power_state);
290fe985428SJames Liao 	unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state);
291fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
292fe985428SJames Liao 
293fe985428SJames Liao 	if (aff_lvl > PLAT_MAX_PWR_LVL) {
294fe985428SJames Liao 		return PSCI_E_INVALID_PARAMS;
295fe985428SJames Liao 	}
296fe985428SJames Liao 
297fe985428SJames Liao 	if (pstate == PSTATE_TYPE_STANDBY) {
298fe985428SJames Liao 		req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE;
299fe985428SJames Liao 	} else {
300fe985428SJames Liao 		unsigned int i;
301fe985428SJames Liao 		unsigned int pstate_id = psci_get_pstate_id(power_state);
302fe985428SJames Liao 		plat_local_state_t s = MTK_LOCAL_STATE_OFF;
303fe985428SJames Liao 
304fe985428SJames Liao 		/* Use pstate_id to be power domain state */
305fe985428SJames Liao 		if (pstate_id > s) {
306fe985428SJames Liao 			s = (plat_local_state_t)pstate_id;
307fe985428SJames Liao 		}
308fe985428SJames Liao 
309fe985428SJames Liao 		for (i = 0U; i <= aff_lvl; i++) {
310fe985428SJames Liao 			req_state->pwr_domain_state[i] = s;
311fe985428SJames Liao 		}
312fe985428SJames Liao 	}
313fe985428SJames Liao 
314fe985428SJames Liao 	plat_power_state[cpu] = power_state;
315fe985428SJames Liao 	return PSCI_E_SUCCESS;
316fe985428SJames Liao }
317fe985428SJames Liao 
318fe985428SJames Liao static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state)
319fe985428SJames Liao {
320fe985428SJames Liao 	unsigned int lv;
321fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
322fe985428SJames Liao 
323fe985428SJames Liao 	for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) {
324fe985428SJames Liao 		req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE;
325fe985428SJames Liao 	}
326fe985428SJames Liao 
327fe985428SJames Liao 	plat_power_state[cpu] =
328fe985428SJames Liao 			psci_make_powerstate(
329fe985428SJames Liao 				MT_PLAT_PWR_STATE_SYSTEM_SUSPEND,
330fe985428SJames Liao 				PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL);
331fe985428SJames Liao 
332fe985428SJames Liao 	flush_dcache_range((uintptr_t)
333fe985428SJames Liao 			&plat_power_state[cpu],
334fe985428SJames Liao 			sizeof(plat_power_state[cpu]));
335fe985428SJames Liao }
336fe985428SJames Liao 
337*fcc66173SYidi Lin /*******************************************************************************
338*fcc66173SYidi Lin  * MTK handlers to shutdown/reboot the system
339*fcc66173SYidi Lin  ******************************************************************************/
340*fcc66173SYidi Lin static void __dead2 plat_mtk_system_reset(void)
341*fcc66173SYidi Lin {
342*fcc66173SYidi Lin 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
343*fcc66173SYidi Lin 
344*fcc66173SYidi Lin 	INFO("MTK System Reset\n");
345*fcc66173SYidi Lin 
346*fcc66173SYidi Lin 	gpio_set_value(gpio_reset->index, gpio_reset->polarity);
347*fcc66173SYidi Lin 
348*fcc66173SYidi Lin 	wfi();
349*fcc66173SYidi Lin 	ERROR("MTK System Reset: operation not handled.\n");
350*fcc66173SYidi Lin 	panic();
351*fcc66173SYidi Lin }
352*fcc66173SYidi Lin 
353174a1cfeSYidi Lin static const plat_psci_ops_t plat_psci_ops = {
354*fcc66173SYidi Lin 	.system_reset			= plat_mtk_system_reset,
355fe985428SJames Liao 	.cpu_standby			= plat_cpu_standby,
356fe985428SJames Liao 	.pwr_domain_on			= plat_power_domain_on,
357fe985428SJames Liao 	.pwr_domain_on_finish		= plat_power_domain_on_finish,
358fe985428SJames Liao 	.pwr_domain_off			= plat_power_domain_off,
359fe985428SJames Liao 	.pwr_domain_suspend		= plat_power_domain_suspend,
360fe985428SJames Liao 	.pwr_domain_suspend_finish	= plat_power_domain_suspend_finish,
361fe985428SJames Liao 	.validate_power_state		= plat_validate_power_state,
362fe985428SJames Liao 	.get_sys_suspend_power_state	= plat_get_sys_suspend_power_state
363174a1cfeSYidi Lin };
364174a1cfeSYidi Lin 
365174a1cfeSYidi Lin int plat_setup_psci_ops(uintptr_t sec_entrypoint,
366174a1cfeSYidi Lin 			const plat_psci_ops_t **psci_ops)
367174a1cfeSYidi Lin {
368174a1cfeSYidi Lin 	*psci_ops = &plat_psci_ops;
369fe985428SJames Liao 	secure_entrypoint = sec_entrypoint;
370fe985428SJames Liao 
371fe985428SJames Liao 	/*
372fe985428SJames Liao 	 * init the warm reset config for boot CPU
373fe985428SJames Liao 	 * reset arch as AARCH64
374fe985428SJames Liao 	 * reset addr as function bl31_warm_entrypoint()
375fe985428SJames Liao 	 */
376fe985428SJames Liao 	mcucfg_init_archstate(0U, 0U, true);
377fe985428SJames Liao 	mcucfg_set_bootaddr(0U, 0U, secure_entrypoint);
378fe985428SJames Liao 
379fe985428SJames Liao 	spmc_init();
380fe985428SJames Liao 	plat_mt_pm = mt_plat_cpu_pm_init();
381174a1cfeSYidi Lin 
382174a1cfeSYidi Lin 	return 0;
383174a1cfeSYidi Lin }
384