xref: /rk3399_ARM-atf/plat/mediatek/mt8195/plat_pm.c (revision 84498ad163025de8e004ac224c9b5f3f9e9f2de0)
1174a1cfeSYidi Lin /*
2*f278d84dSLiju-Clr Chen  * Copyright (c) 2021-2022, MediaTek Inc. All rights reserved.
3174a1cfeSYidi Lin  *
4174a1cfeSYidi Lin  * SPDX-License-Identifier: BSD-3-Clause
5174a1cfeSYidi Lin  */
6174a1cfeSYidi Lin 
7fe985428SJames Liao /* common headers */
8fe985428SJames Liao #include <assert.h>
9fe985428SJames Liao 
10fe985428SJames Liao #include <arch_helpers.h>
11fe985428SJames Liao #include <common/debug.h>
12fcc66173SYidi Lin #include <drivers/gpio.h>
13174a1cfeSYidi Lin #include <lib/psci/psci.h>
14174a1cfeSYidi Lin 
15fe985428SJames Liao /* platform specific headers */
16fe985428SJames Liao #include <plat/common/platform.h>
17*f278d84dSLiju-Clr Chen #include <mt_gic_v3.h>
18*f278d84dSLiju-Clr Chen #include <mtspmc.h>
193b994a75SRex-BC Chen #include <plat_dfd.h>
20fe985428SJames Liao #include <plat_mtk_lpm.h>
21fcc66173SYidi Lin #include <plat_params.h>
22fe985428SJames Liao #include <plat_pm.h>
230909819aSYidi Lin #include <pmic.h>
24*f278d84dSLiju-Clr Chen #include <ptp3_common.h>
25c52a10a2SYidi Lin #include <rtc.h>
26fe985428SJames Liao 
27fe985428SJames Liao /*
28fe985428SJames Liao  * Cluster state request:
29fe985428SJames Liao  * [0] : The CPU requires cluster power down
30fe985428SJames Liao  * [1] : The CPU requires cluster power on
31fe985428SJames Liao  */
32fe985428SJames Liao #define coordinate_cluster(onoff)	write_clusterpwrdn_el1(onoff)
33fe985428SJames Liao #define coordinate_cluster_pwron()	coordinate_cluster(1)
34fe985428SJames Liao #define coordinate_cluster_pwroff()	coordinate_cluster(0)
35fe985428SJames Liao 
36fe985428SJames Liao /* platform secure entry point */
37fe985428SJames Liao static uintptr_t secure_entrypoint;
38fe985428SJames Liao /* per-CPU power state */
39fe985428SJames Liao static unsigned int plat_power_state[PLATFORM_CORE_COUNT];
40fe985428SJames Liao 
41fe985428SJames Liao /* platform CPU power domain - ops */
42fe985428SJames Liao static const struct mt_lpm_tz *plat_mt_pm;
43fe985428SJames Liao 
44fe985428SJames Liao #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \
45fe985428SJames Liao 	int ret = -1; \
46fe985428SJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
47fe985428SJames Liao 		ret = plat_mt_pm->_name(_cpu, _state); \
48fe985428SJames Liao 	} \
49fe985428SJames Liao 	ret; })
50fe985428SJames Liao 
51fe985428SJames Liao #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \
52fe985428SJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
53fe985428SJames Liao 		(void) plat_mt_pm->_name(_cpu, _state); \
54fe985428SJames Liao 	} \
55fe985428SJames Liao 	})
56fe985428SJames Liao 
57fe985428SJames Liao /*
58fe985428SJames Liao  * Common MTK_platform operations to power on/off a
59fe985428SJames Liao  * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
60fe985428SJames Liao  */
61fe985428SJames Liao 
plat_cpu_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)62fe985428SJames Liao static void plat_cpu_pwrdwn_common(unsigned int cpu,
63fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
64fe985428SJames Liao {
65fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
66fe985428SJames Liao 
67fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state);
68fe985428SJames Liao 
69fe985428SJames Liao 	if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) ||
70fe985428SJames Liao 			(req_pstate == 0U)) { /* hotplug off */
71fe985428SJames Liao 		coordinate_cluster_pwroff();
72fe985428SJames Liao 	}
73fe985428SJames Liao 
74fe985428SJames Liao 	/* Prevent interrupts from spuriously waking up this CPU */
75fe985428SJames Liao 	mt_gic_rdistif_save();
76fe985428SJames Liao 	gicv3_cpuif_disable(cpu);
77fe985428SJames Liao 	gicv3_rdistif_off(cpu);
78fe985428SJames Liao }
79fe985428SJames Liao 
plat_cpu_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)80fe985428SJames Liao static void plat_cpu_pwron_common(unsigned int cpu,
81fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
82fe985428SJames Liao {
83fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
84fe985428SJames Liao 
85fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state);
86fe985428SJames Liao 
87fe985428SJames Liao 	coordinate_cluster_pwron();
88fe985428SJames Liao 
8904818963SElly Chiang 	/* PTP3 config */
9004818963SElly Chiang 	ptp3_core_init(cpu);
9104818963SElly Chiang 
92fe985428SJames Liao 	/*
93fe985428SJames Liao 	 * If mcusys does power down before then restore
94fe985428SJames Liao 	 * all CPUs' GIC Redistributors
95fe985428SJames Liao 	 */
96fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
97fe985428SJames Liao 		mt_gic_rdistif_restore_all();
98fe985428SJames Liao 	} else {
99d336e093SEdward-JW Yang 		gicv3_rdistif_on(cpu);
100d336e093SEdward-JW Yang 		gicv3_cpuif_enable(cpu);
101d336e093SEdward-JW Yang 		mt_gic_rdistif_init();
102fe985428SJames Liao 		mt_gic_rdistif_restore();
103fe985428SJames Liao 	}
104fe985428SJames Liao }
105fe985428SJames Liao 
106fe985428SJames Liao /*
107fe985428SJames Liao  * Common MTK_platform operations to power on/off a
108fe985428SJames Liao  * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
109fe985428SJames Liao  */
110fe985428SJames Liao 
plat_cluster_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)111fe985428SJames Liao static void plat_cluster_pwrdwn_common(unsigned int cpu,
112fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
113fe985428SJames Liao {
114fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
115fe985428SJames Liao 
116fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) {
117fe985428SJames Liao 		coordinate_cluster_pwron();
118fe985428SJames Liao 
119fe985428SJames Liao 		/* TODO: return on fail.
120fe985428SJames Liao 		 *       Add a 'return' here before adding any code following
121fe985428SJames Liao 		 *       the if-block.
122fe985428SJames Liao 		 */
123fe985428SJames Liao 	}
124fe985428SJames Liao }
125fe985428SJames Liao 
plat_cluster_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)126fe985428SJames Liao static void plat_cluster_pwron_common(unsigned int cpu,
127fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
128fe985428SJames Liao {
129fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
130fe985428SJames Liao 
131fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) {
132fe985428SJames Liao 		/* TODO: return on fail.
133fe985428SJames Liao 		 *       Add a 'return' here before adding any code following
134fe985428SJames Liao 		 *       the if-block.
135fe985428SJames Liao 		 */
136fe985428SJames Liao 	}
137fe985428SJames Liao }
138fe985428SJames Liao 
139fe985428SJames Liao /*
140fe985428SJames Liao  * Common MTK_platform operations to power on/off a
141fe985428SJames Liao  * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
142fe985428SJames Liao  */
143fe985428SJames Liao 
plat_mcusys_pwrdwn_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)144fe985428SJames Liao static void plat_mcusys_pwrdwn_common(unsigned int cpu,
145fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
146fe985428SJames Liao {
147fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
148fe985428SJames Liao 
149fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) {
150fe985428SJames Liao 		return;		/* return on fail */
151fe985428SJames Liao 	}
152fe985428SJames Liao 
153fe985428SJames Liao 	mt_gic_distif_save();
154fe985428SJames Liao 	gic_sgi_save_all();
155fe985428SJames Liao }
156fe985428SJames Liao 
plat_mcusys_pwron_common(unsigned int cpu,const psci_power_state_t * state,unsigned int req_pstate)157fe985428SJames Liao static void plat_mcusys_pwron_common(unsigned int cpu,
158fe985428SJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
159fe985428SJames Liao {
160fe985428SJames Liao 	assert(cpu == plat_my_core_pos());
161fe985428SJames Liao 
162fe985428SJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) {
163fe985428SJames Liao 		return;		/* return on fail */
164fe985428SJames Liao 	}
165fe985428SJames Liao 
166fe985428SJames Liao 	mt_gic_init();
167fe985428SJames Liao 	mt_gic_distif_restore();
168fe985428SJames Liao 	gic_sgi_restore_all();
169fe985428SJames Liao 
1703b994a75SRex-BC Chen 	dfd_resume();
1713b994a75SRex-BC Chen 
172fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state);
173fe985428SJames Liao }
174fe985428SJames Liao 
175fe985428SJames Liao /*
176fe985428SJames Liao  * plat_psci_ops implementation
177fe985428SJames Liao  */
178fe985428SJames Liao 
plat_cpu_standby(plat_local_state_t cpu_state)179fe985428SJames Liao static void plat_cpu_standby(plat_local_state_t cpu_state)
180fe985428SJames Liao {
181fe985428SJames Liao 	uint64_t scr;
182fe985428SJames Liao 
183fe985428SJames Liao 	scr = read_scr_el3();
184fe985428SJames Liao 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
185fe985428SJames Liao 
186fe985428SJames Liao 	isb();
187fe985428SJames Liao 	dsb();
188fe985428SJames Liao 	wfi();
189fe985428SJames Liao 
190fe985428SJames Liao 	write_scr_el3(scr);
191fe985428SJames Liao }
192fe985428SJames Liao 
plat_power_domain_on(u_register_t mpidr)193fe985428SJames Liao static int plat_power_domain_on(u_register_t mpidr)
194fe985428SJames Liao {
195fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
196fe985428SJames Liao 	unsigned int cluster = 0U;
197fe985428SJames Liao 
198fe985428SJames Liao 	if (cpu >= PLATFORM_CORE_COUNT) {
199fe985428SJames Liao 		return PSCI_E_INVALID_PARAMS;
200fe985428SJames Liao 	}
201fe985428SJames Liao 
202fe985428SJames Liao 	if (!spm_get_cluster_powerstate(cluster)) {
203fe985428SJames Liao 		spm_poweron_cluster(cluster);
204fe985428SJames Liao 	}
205fe985428SJames Liao 
206fe985428SJames Liao 	/* init CPU reset arch as AARCH64 */
207fe985428SJames Liao 	mcucfg_init_archstate(cluster, cpu, true);
208fe985428SJames Liao 	mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint);
209fe985428SJames Liao 	spm_poweron_cpu(cluster, cpu);
210fe985428SJames Liao 
211fe985428SJames Liao 	return PSCI_E_SUCCESS;
212fe985428SJames Liao }
213fe985428SJames Liao 
plat_power_domain_on_finish(const psci_power_state_t * state)214fe985428SJames Liao static void plat_power_domain_on_finish(const psci_power_state_t *state)
215fe985428SJames Liao {
216fe985428SJames Liao 	unsigned long mpidr = read_mpidr_el1();
217fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
218fe985428SJames Liao 
219fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
220fe985428SJames Liao 
221fe985428SJames Liao 	/* Allow IRQs to wakeup this core in IDLE flow */
222fe985428SJames Liao 	mcucfg_enable_gic_wakeup(0U, cpu);
223fe985428SJames Liao 
224fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
225fe985428SJames Liao 		plat_cluster_pwron_common(cpu, state, 0U);
226fe985428SJames Liao 	}
227fe985428SJames Liao 
228fe985428SJames Liao 	plat_cpu_pwron_common(cpu, state, 0U);
229fe985428SJames Liao }
230fe985428SJames Liao 
plat_power_domain_off(const psci_power_state_t * state)231fe985428SJames Liao static void plat_power_domain_off(const psci_power_state_t *state)
232fe985428SJames Liao {
233fe985428SJames Liao 	unsigned long mpidr = read_mpidr_el1();
234fe985428SJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
235fe985428SJames Liao 
236fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
237fe985428SJames Liao 
238fe985428SJames Liao 	plat_cpu_pwrdwn_common(cpu, state, 0U);
239fe985428SJames Liao 	spm_poweroff_cpu(0U, cpu);
240fe985428SJames Liao 
241fe985428SJames Liao 	/* prevent unintended IRQs from waking up the hot-unplugged core */
242fe985428SJames Liao 	mcucfg_disable_gic_wakeup(0U, cpu);
243fe985428SJames Liao 
244fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
245fe985428SJames Liao 		plat_cluster_pwrdwn_common(cpu, state, 0U);
246fe985428SJames Liao 	}
247fe985428SJames Liao }
248fe985428SJames Liao 
plat_power_domain_suspend(const psci_power_state_t * state)249fe985428SJames Liao static void plat_power_domain_suspend(const psci_power_state_t *state)
250fe985428SJames Liao {
251fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
252fe985428SJames Liao 
253fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
254fe985428SJames Liao 
255fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state);
256fe985428SJames Liao 
257fe985428SJames Liao 	/* Perform the common CPU specific operations */
258fe985428SJames Liao 	plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]);
259fe985428SJames Liao 
260fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
261fe985428SJames Liao 		/* Perform the common cluster specific operations */
262fe985428SJames Liao 		plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]);
263fe985428SJames Liao 	}
264fe985428SJames Liao 
265fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
266fe985428SJames Liao 		/* Perform the common mcusys specific operations */
267fe985428SJames Liao 		plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]);
268fe985428SJames Liao 	}
269fe985428SJames Liao }
270fe985428SJames Liao 
plat_power_domain_suspend_finish(const psci_power_state_t * state)271fe985428SJames Liao static void plat_power_domain_suspend_finish(const psci_power_state_t *state)
272fe985428SJames Liao {
273fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
274fe985428SJames Liao 
275fe985428SJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
276fe985428SJames Liao 
277fe985428SJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
278fe985428SJames Liao 		/* Perform the common mcusys specific operations */
279fe985428SJames Liao 		plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]);
280fe985428SJames Liao 	}
281fe985428SJames Liao 
282fe985428SJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
283fe985428SJames Liao 		/* Perform the common cluster specific operations */
284fe985428SJames Liao 		plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]);
285fe985428SJames Liao 	}
286fe985428SJames Liao 
287fe985428SJames Liao 	/* Perform the common CPU specific operations */
288fe985428SJames Liao 	plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]);
289fe985428SJames Liao 
290fe985428SJames Liao 	plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state);
291fe985428SJames Liao }
292fe985428SJames Liao 
plat_validate_power_state(unsigned int power_state,psci_power_state_t * req_state)293fe985428SJames Liao static int plat_validate_power_state(unsigned int power_state,
294fe985428SJames Liao 					psci_power_state_t *req_state)
295fe985428SJames Liao {
296fe985428SJames Liao 	unsigned int pstate = psci_get_pstate_type(power_state);
297fe985428SJames Liao 	unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state);
298fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
299fe985428SJames Liao 
300fe985428SJames Liao 	if (aff_lvl > PLAT_MAX_PWR_LVL) {
301fe985428SJames Liao 		return PSCI_E_INVALID_PARAMS;
302fe985428SJames Liao 	}
303fe985428SJames Liao 
304fe985428SJames Liao 	if (pstate == PSTATE_TYPE_STANDBY) {
305fe985428SJames Liao 		req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE;
306fe985428SJames Liao 	} else {
307fe985428SJames Liao 		unsigned int i;
308fe985428SJames Liao 		unsigned int pstate_id = psci_get_pstate_id(power_state);
309fe985428SJames Liao 		plat_local_state_t s = MTK_LOCAL_STATE_OFF;
310fe985428SJames Liao 
311fe985428SJames Liao 		/* Use pstate_id to be power domain state */
312fe985428SJames Liao 		if (pstate_id > s) {
313fe985428SJames Liao 			s = (plat_local_state_t)pstate_id;
314fe985428SJames Liao 		}
315fe985428SJames Liao 
316fe985428SJames Liao 		for (i = 0U; i <= aff_lvl; i++) {
317fe985428SJames Liao 			req_state->pwr_domain_state[i] = s;
318fe985428SJames Liao 		}
319fe985428SJames Liao 	}
320fe985428SJames Liao 
321fe985428SJames Liao 	plat_power_state[cpu] = power_state;
322fe985428SJames Liao 	return PSCI_E_SUCCESS;
323fe985428SJames Liao }
324fe985428SJames Liao 
plat_get_sys_suspend_power_state(psci_power_state_t * req_state)325fe985428SJames Liao static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state)
326fe985428SJames Liao {
327fe985428SJames Liao 	unsigned int lv;
328fe985428SJames Liao 	unsigned int cpu = plat_my_core_pos();
329fe985428SJames Liao 
330fe985428SJames Liao 	for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) {
331fe985428SJames Liao 		req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE;
332fe985428SJames Liao 	}
333fe985428SJames Liao 
334fe985428SJames Liao 	plat_power_state[cpu] =
335fe985428SJames Liao 			psci_make_powerstate(
336fe985428SJames Liao 				MT_PLAT_PWR_STATE_SYSTEM_SUSPEND,
337fe985428SJames Liao 				PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL);
338fe985428SJames Liao 
339fe985428SJames Liao 	flush_dcache_range((uintptr_t)
340fe985428SJames Liao 			&plat_power_state[cpu],
341fe985428SJames Liao 			sizeof(plat_power_state[cpu]));
342fe985428SJames Liao }
343fe985428SJames Liao 
344fcc66173SYidi Lin /*******************************************************************************
345fcc66173SYidi Lin  * MTK handlers to shutdown/reboot the system
346fcc66173SYidi Lin  ******************************************************************************/
plat_mtk_system_reset(void)347fcc66173SYidi Lin static void __dead2 plat_mtk_system_reset(void)
348fcc66173SYidi Lin {
349fcc66173SYidi Lin 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
350fcc66173SYidi Lin 
351fcc66173SYidi Lin 	INFO("MTK System Reset\n");
352fcc66173SYidi Lin 
353fcc66173SYidi Lin 	gpio_set_value(gpio_reset->index, gpio_reset->polarity);
354fcc66173SYidi Lin 
355fcc66173SYidi Lin 	wfi();
356fcc66173SYidi Lin 	ERROR("MTK System Reset: operation not handled.\n");
357fcc66173SYidi Lin 	panic();
358fcc66173SYidi Lin }
359fcc66173SYidi Lin 
plat_mtk_system_off(void)3600909819aSYidi Lin static void __dead2 plat_mtk_system_off(void)
3610909819aSYidi Lin {
3620909819aSYidi Lin 	INFO("MTK System Off\n");
3630909819aSYidi Lin 
364c52a10a2SYidi Lin 	rtc_power_off_sequence();
3650909819aSYidi Lin 	pmic_power_off();
3660909819aSYidi Lin 
3670909819aSYidi Lin 	wfi();
3680909819aSYidi Lin 	ERROR("MTK System Off: operation not handled.\n");
3690909819aSYidi Lin 	panic();
3700909819aSYidi Lin }
3710909819aSYidi Lin 
372174a1cfeSYidi Lin static const plat_psci_ops_t plat_psci_ops = {
373fcc66173SYidi Lin 	.system_reset			= plat_mtk_system_reset,
3740909819aSYidi Lin 	.system_off			= plat_mtk_system_off,
375fe985428SJames Liao 	.cpu_standby			= plat_cpu_standby,
376fe985428SJames Liao 	.pwr_domain_on			= plat_power_domain_on,
377fe985428SJames Liao 	.pwr_domain_on_finish		= plat_power_domain_on_finish,
378fe985428SJames Liao 	.pwr_domain_off			= plat_power_domain_off,
379fe985428SJames Liao 	.pwr_domain_suspend		= plat_power_domain_suspend,
380fe985428SJames Liao 	.pwr_domain_suspend_finish	= plat_power_domain_suspend_finish,
381fe985428SJames Liao 	.validate_power_state		= plat_validate_power_state,
382fe985428SJames Liao 	.get_sys_suspend_power_state	= plat_get_sys_suspend_power_state
383174a1cfeSYidi Lin };
384174a1cfeSYidi Lin 
plat_setup_psci_ops(uintptr_t sec_entrypoint,const plat_psci_ops_t ** psci_ops)385174a1cfeSYidi Lin int plat_setup_psci_ops(uintptr_t sec_entrypoint,
386174a1cfeSYidi Lin 			const plat_psci_ops_t **psci_ops)
387174a1cfeSYidi Lin {
388174a1cfeSYidi Lin 	*psci_ops = &plat_psci_ops;
389fe985428SJames Liao 	secure_entrypoint = sec_entrypoint;
390fe985428SJames Liao 
391fe985428SJames Liao 	/*
392fe985428SJames Liao 	 * init the warm reset config for boot CPU
393fe985428SJames Liao 	 * reset arch as AARCH64
394fe985428SJames Liao 	 * reset addr as function bl31_warm_entrypoint()
395fe985428SJames Liao 	 */
396fe985428SJames Liao 	mcucfg_init_archstate(0U, 0U, true);
397fe985428SJames Liao 	mcucfg_set_bootaddr(0U, 0U, secure_entrypoint);
398fe985428SJames Liao 
399fe985428SJames Liao 	spmc_init();
400fe985428SJames Liao 	plat_mt_pm = mt_plat_cpu_pm_init();
401174a1cfeSYidi Lin 
402174a1cfeSYidi Lin 	return 0;
403174a1cfeSYidi Lin }
404