1174a1cfeSYidi Lin /* 2174a1cfeSYidi Lin * Copyright (c) 2021, MediaTek Inc. All rights reserved. 3174a1cfeSYidi Lin * 4174a1cfeSYidi Lin * SPDX-License-Identifier: BSD-3-Clause 5174a1cfeSYidi Lin */ 6174a1cfeSYidi Lin 7fe985428SJames Liao /* common headers */ 8fe985428SJames Liao #include <assert.h> 9fe985428SJames Liao 10fe985428SJames Liao #include <arch_helpers.h> 11fe985428SJames Liao #include <common/debug.h> 12fcc66173SYidi Lin #include <drivers/gpio.h> 13174a1cfeSYidi Lin #include <lib/psci/psci.h> 14174a1cfeSYidi Lin 15fe985428SJames Liao /* platform specific headers */ 16fe985428SJames Liao #include <mt_gic_v3.h> 17*04818963SElly Chiang #include <mtk_ptp3_common.h> 18fe985428SJames Liao #include <mtspmc.h> 19fe985428SJames Liao #include <plat/common/platform.h> 20fe985428SJames Liao #include <plat_mtk_lpm.h> 21fcc66173SYidi Lin #include <plat_params.h> 22fe985428SJames Liao #include <plat_pm.h> 230909819aSYidi Lin #include <pmic.h> 24c52a10a2SYidi Lin #include <rtc.h> 25fe985428SJames Liao 26fe985428SJames Liao /* 27fe985428SJames Liao * Cluster state request: 28fe985428SJames Liao * [0] : The CPU requires cluster power down 29fe985428SJames Liao * [1] : The CPU requires cluster power on 30fe985428SJames Liao */ 31fe985428SJames Liao #define coordinate_cluster(onoff) write_clusterpwrdn_el1(onoff) 32fe985428SJames Liao #define coordinate_cluster_pwron() coordinate_cluster(1) 33fe985428SJames Liao #define coordinate_cluster_pwroff() coordinate_cluster(0) 34fe985428SJames Liao 35fe985428SJames Liao /* platform secure entry point */ 36fe985428SJames Liao static uintptr_t secure_entrypoint; 37fe985428SJames Liao /* per-CPU power state */ 38fe985428SJames Liao static unsigned int plat_power_state[PLATFORM_CORE_COUNT]; 39fe985428SJames Liao 40fe985428SJames Liao /* platform CPU power domain - ops */ 41fe985428SJames Liao static const struct mt_lpm_tz *plat_mt_pm; 42fe985428SJames Liao 43fe985428SJames Liao #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \ 44fe985428SJames Liao int ret = -1; \ 45fe985428SJames Liao if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 46fe985428SJames Liao ret = plat_mt_pm->_name(_cpu, _state); \ 47fe985428SJames Liao } \ 48fe985428SJames Liao ret; }) 49fe985428SJames Liao 50fe985428SJames Liao #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \ 51fe985428SJames Liao if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \ 52fe985428SJames Liao (void) plat_mt_pm->_name(_cpu, _state); \ 53fe985428SJames Liao } \ 54fe985428SJames Liao }) 55fe985428SJames Liao 56fe985428SJames Liao /* 57fe985428SJames Liao * Common MTK_platform operations to power on/off a 58fe985428SJames Liao * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 59fe985428SJames Liao */ 60fe985428SJames Liao 61fe985428SJames Liao static void plat_cpu_pwrdwn_common(unsigned int cpu, 62fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 63fe985428SJames Liao { 64fe985428SJames Liao assert(cpu == plat_my_core_pos()); 65fe985428SJames Liao 66fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state); 67fe985428SJames Liao 68fe985428SJames Liao if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) || 69fe985428SJames Liao (req_pstate == 0U)) { /* hotplug off */ 70fe985428SJames Liao coordinate_cluster_pwroff(); 71fe985428SJames Liao } 72fe985428SJames Liao 73fe985428SJames Liao /* Prevent interrupts from spuriously waking up this CPU */ 74fe985428SJames Liao mt_gic_rdistif_save(); 75fe985428SJames Liao gicv3_cpuif_disable(cpu); 76fe985428SJames Liao gicv3_rdistif_off(cpu); 77fe985428SJames Liao } 78fe985428SJames Liao 79fe985428SJames Liao static void plat_cpu_pwron_common(unsigned int cpu, 80fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 81fe985428SJames Liao { 82fe985428SJames Liao assert(cpu == plat_my_core_pos()); 83fe985428SJames Liao 84fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state); 85fe985428SJames Liao 86fe985428SJames Liao coordinate_cluster_pwron(); 87fe985428SJames Liao 88*04818963SElly Chiang /* PTP3 config */ 89*04818963SElly Chiang ptp3_core_init(cpu); 90*04818963SElly Chiang 91fe985428SJames Liao /* Enable the GIC CPU interface */ 92fe985428SJames Liao gicv3_rdistif_on(cpu); 93fe985428SJames Liao gicv3_cpuif_enable(cpu); 94fe985428SJames Liao mt_gic_rdistif_init(); 95fe985428SJames Liao 96fe985428SJames Liao /* 97fe985428SJames Liao * If mcusys does power down before then restore 98fe985428SJames Liao * all CPUs' GIC Redistributors 99fe985428SJames Liao */ 100fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 101fe985428SJames Liao mt_gic_rdistif_restore_all(); 102fe985428SJames Liao } else { 103fe985428SJames Liao mt_gic_rdistif_restore(); 104fe985428SJames Liao } 105fe985428SJames Liao } 106fe985428SJames Liao 107fe985428SJames Liao /* 108fe985428SJames Liao * Common MTK_platform operations to power on/off a 109fe985428SJames Liao * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 110fe985428SJames Liao */ 111fe985428SJames Liao 112fe985428SJames Liao static void plat_cluster_pwrdwn_common(unsigned int cpu, 113fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 114fe985428SJames Liao { 115fe985428SJames Liao assert(cpu == plat_my_core_pos()); 116fe985428SJames Liao 117fe985428SJames Liao if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) { 118fe985428SJames Liao coordinate_cluster_pwron(); 119fe985428SJames Liao 120fe985428SJames Liao /* TODO: return on fail. 121fe985428SJames Liao * Add a 'return' here before adding any code following 122fe985428SJames Liao * the if-block. 123fe985428SJames Liao */ 124fe985428SJames Liao } 125fe985428SJames Liao } 126fe985428SJames Liao 127fe985428SJames Liao static void plat_cluster_pwron_common(unsigned int cpu, 128fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 129fe985428SJames Liao { 130fe985428SJames Liao assert(cpu == plat_my_core_pos()); 131fe985428SJames Liao 132fe985428SJames Liao if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) { 133fe985428SJames Liao /* TODO: return on fail. 134fe985428SJames Liao * Add a 'return' here before adding any code following 135fe985428SJames Liao * the if-block. 136fe985428SJames Liao */ 137fe985428SJames Liao } 138fe985428SJames Liao } 139fe985428SJames Liao 140fe985428SJames Liao /* 141fe985428SJames Liao * Common MTK_platform operations to power on/off a 142fe985428SJames Liao * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request. 143fe985428SJames Liao */ 144fe985428SJames Liao 145fe985428SJames Liao static void plat_mcusys_pwrdwn_common(unsigned int cpu, 146fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 147fe985428SJames Liao { 148fe985428SJames Liao assert(cpu == plat_my_core_pos()); 149fe985428SJames Liao 150fe985428SJames Liao if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) { 151fe985428SJames Liao return; /* return on fail */ 152fe985428SJames Liao } 153fe985428SJames Liao 154fe985428SJames Liao mt_gic_distif_save(); 155fe985428SJames Liao gic_sgi_save_all(); 156fe985428SJames Liao } 157fe985428SJames Liao 158fe985428SJames Liao static void plat_mcusys_pwron_common(unsigned int cpu, 159fe985428SJames Liao const psci_power_state_t *state, unsigned int req_pstate) 160fe985428SJames Liao { 161fe985428SJames Liao assert(cpu == plat_my_core_pos()); 162fe985428SJames Liao 163fe985428SJames Liao if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) { 164fe985428SJames Liao return; /* return on fail */ 165fe985428SJames Liao } 166fe985428SJames Liao 167fe985428SJames Liao mt_gic_init(); 168fe985428SJames Liao mt_gic_distif_restore(); 169fe985428SJames Liao gic_sgi_restore_all(); 170fe985428SJames Liao 171fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state); 172fe985428SJames Liao } 173fe985428SJames Liao 174fe985428SJames Liao /* 175fe985428SJames Liao * plat_psci_ops implementation 176fe985428SJames Liao */ 177fe985428SJames Liao 178fe985428SJames Liao static void plat_cpu_standby(plat_local_state_t cpu_state) 179fe985428SJames Liao { 180fe985428SJames Liao uint64_t scr; 181fe985428SJames Liao 182fe985428SJames Liao scr = read_scr_el3(); 183fe985428SJames Liao write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT); 184fe985428SJames Liao 185fe985428SJames Liao isb(); 186fe985428SJames Liao dsb(); 187fe985428SJames Liao wfi(); 188fe985428SJames Liao 189fe985428SJames Liao write_scr_el3(scr); 190fe985428SJames Liao } 191fe985428SJames Liao 192fe985428SJames Liao static int plat_power_domain_on(u_register_t mpidr) 193fe985428SJames Liao { 194fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 195fe985428SJames Liao unsigned int cluster = 0U; 196fe985428SJames Liao 197fe985428SJames Liao if (cpu >= PLATFORM_CORE_COUNT) { 198fe985428SJames Liao return PSCI_E_INVALID_PARAMS; 199fe985428SJames Liao } 200fe985428SJames Liao 201fe985428SJames Liao if (!spm_get_cluster_powerstate(cluster)) { 202fe985428SJames Liao spm_poweron_cluster(cluster); 203fe985428SJames Liao } 204fe985428SJames Liao 205fe985428SJames Liao /* init CPU reset arch as AARCH64 */ 206fe985428SJames Liao mcucfg_init_archstate(cluster, cpu, true); 207fe985428SJames Liao mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint); 208fe985428SJames Liao spm_poweron_cpu(cluster, cpu); 209fe985428SJames Liao 210fe985428SJames Liao return PSCI_E_SUCCESS; 211fe985428SJames Liao } 212fe985428SJames Liao 213fe985428SJames Liao static void plat_power_domain_on_finish(const psci_power_state_t *state) 214fe985428SJames Liao { 215fe985428SJames Liao unsigned long mpidr = read_mpidr_el1(); 216fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 217fe985428SJames Liao 218fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 219fe985428SJames Liao 220fe985428SJames Liao /* Allow IRQs to wakeup this core in IDLE flow */ 221fe985428SJames Liao mcucfg_enable_gic_wakeup(0U, cpu); 222fe985428SJames Liao 223fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 224fe985428SJames Liao plat_cluster_pwron_common(cpu, state, 0U); 225fe985428SJames Liao } 226fe985428SJames Liao 227fe985428SJames Liao plat_cpu_pwron_common(cpu, state, 0U); 228fe985428SJames Liao } 229fe985428SJames Liao 230fe985428SJames Liao static void plat_power_domain_off(const psci_power_state_t *state) 231fe985428SJames Liao { 232fe985428SJames Liao unsigned long mpidr = read_mpidr_el1(); 233fe985428SJames Liao unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr); 234fe985428SJames Liao 235fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 236fe985428SJames Liao 237fe985428SJames Liao plat_cpu_pwrdwn_common(cpu, state, 0U); 238fe985428SJames Liao spm_poweroff_cpu(0U, cpu); 239fe985428SJames Liao 240fe985428SJames Liao /* prevent unintended IRQs from waking up the hot-unplugged core */ 241fe985428SJames Liao mcucfg_disable_gic_wakeup(0U, cpu); 242fe985428SJames Liao 243fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 244fe985428SJames Liao plat_cluster_pwrdwn_common(cpu, state, 0U); 245fe985428SJames Liao } 246fe985428SJames Liao } 247fe985428SJames Liao 248fe985428SJames Liao static void plat_power_domain_suspend(const psci_power_state_t *state) 249fe985428SJames Liao { 250fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 251fe985428SJames Liao 252fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 253fe985428SJames Liao 254fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state); 255fe985428SJames Liao 256fe985428SJames Liao /* Perform the common CPU specific operations */ 257fe985428SJames Liao plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]); 258fe985428SJames Liao 259fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 260fe985428SJames Liao /* Perform the common cluster specific operations */ 261fe985428SJames Liao plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]); 262fe985428SJames Liao } 263fe985428SJames Liao 264fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 265fe985428SJames Liao /* Perform the common mcusys specific operations */ 266fe985428SJames Liao plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]); 267fe985428SJames Liao } 268fe985428SJames Liao } 269fe985428SJames Liao 270fe985428SJames Liao static void plat_power_domain_suspend_finish(const psci_power_state_t *state) 271fe985428SJames Liao { 272fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 273fe985428SJames Liao 274fe985428SJames Liao assert(cpu < PLATFORM_CORE_COUNT); 275fe985428SJames Liao 276fe985428SJames Liao if (IS_MCUSYS_OFF_STATE(state)) { 277fe985428SJames Liao /* Perform the common mcusys specific operations */ 278fe985428SJames Liao plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]); 279fe985428SJames Liao } 280fe985428SJames Liao 281fe985428SJames Liao if (IS_CLUSTER_OFF_STATE(state)) { 282fe985428SJames Liao /* Perform the common cluster specific operations */ 283fe985428SJames Liao plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]); 284fe985428SJames Liao } 285fe985428SJames Liao 286fe985428SJames Liao /* Perform the common CPU specific operations */ 287fe985428SJames Liao plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]); 288fe985428SJames Liao 289fe985428SJames Liao plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state); 290fe985428SJames Liao } 291fe985428SJames Liao 292fe985428SJames Liao static int plat_validate_power_state(unsigned int power_state, 293fe985428SJames Liao psci_power_state_t *req_state) 294fe985428SJames Liao { 295fe985428SJames Liao unsigned int pstate = psci_get_pstate_type(power_state); 296fe985428SJames Liao unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state); 297fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 298fe985428SJames Liao 299fe985428SJames Liao if (aff_lvl > PLAT_MAX_PWR_LVL) { 300fe985428SJames Liao return PSCI_E_INVALID_PARAMS; 301fe985428SJames Liao } 302fe985428SJames Liao 303fe985428SJames Liao if (pstate == PSTATE_TYPE_STANDBY) { 304fe985428SJames Liao req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE; 305fe985428SJames Liao } else { 306fe985428SJames Liao unsigned int i; 307fe985428SJames Liao unsigned int pstate_id = psci_get_pstate_id(power_state); 308fe985428SJames Liao plat_local_state_t s = MTK_LOCAL_STATE_OFF; 309fe985428SJames Liao 310fe985428SJames Liao /* Use pstate_id to be power domain state */ 311fe985428SJames Liao if (pstate_id > s) { 312fe985428SJames Liao s = (plat_local_state_t)pstate_id; 313fe985428SJames Liao } 314fe985428SJames Liao 315fe985428SJames Liao for (i = 0U; i <= aff_lvl; i++) { 316fe985428SJames Liao req_state->pwr_domain_state[i] = s; 317fe985428SJames Liao } 318fe985428SJames Liao } 319fe985428SJames Liao 320fe985428SJames Liao plat_power_state[cpu] = power_state; 321fe985428SJames Liao return PSCI_E_SUCCESS; 322fe985428SJames Liao } 323fe985428SJames Liao 324fe985428SJames Liao static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state) 325fe985428SJames Liao { 326fe985428SJames Liao unsigned int lv; 327fe985428SJames Liao unsigned int cpu = plat_my_core_pos(); 328fe985428SJames Liao 329fe985428SJames Liao for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) { 330fe985428SJames Liao req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE; 331fe985428SJames Liao } 332fe985428SJames Liao 333fe985428SJames Liao plat_power_state[cpu] = 334fe985428SJames Liao psci_make_powerstate( 335fe985428SJames Liao MT_PLAT_PWR_STATE_SYSTEM_SUSPEND, 336fe985428SJames Liao PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL); 337fe985428SJames Liao 338fe985428SJames Liao flush_dcache_range((uintptr_t) 339fe985428SJames Liao &plat_power_state[cpu], 340fe985428SJames Liao sizeof(plat_power_state[cpu])); 341fe985428SJames Liao } 342fe985428SJames Liao 343fcc66173SYidi Lin /******************************************************************************* 344fcc66173SYidi Lin * MTK handlers to shutdown/reboot the system 345fcc66173SYidi Lin ******************************************************************************/ 346fcc66173SYidi Lin static void __dead2 plat_mtk_system_reset(void) 347fcc66173SYidi Lin { 348fcc66173SYidi Lin struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset(); 349fcc66173SYidi Lin 350fcc66173SYidi Lin INFO("MTK System Reset\n"); 351fcc66173SYidi Lin 352fcc66173SYidi Lin gpio_set_value(gpio_reset->index, gpio_reset->polarity); 353fcc66173SYidi Lin 354fcc66173SYidi Lin wfi(); 355fcc66173SYidi Lin ERROR("MTK System Reset: operation not handled.\n"); 356fcc66173SYidi Lin panic(); 357fcc66173SYidi Lin } 358fcc66173SYidi Lin 3590909819aSYidi Lin static void __dead2 plat_mtk_system_off(void) 3600909819aSYidi Lin { 3610909819aSYidi Lin INFO("MTK System Off\n"); 3620909819aSYidi Lin 363c52a10a2SYidi Lin rtc_power_off_sequence(); 3640909819aSYidi Lin pmic_power_off(); 3650909819aSYidi Lin 3660909819aSYidi Lin wfi(); 3670909819aSYidi Lin ERROR("MTK System Off: operation not handled.\n"); 3680909819aSYidi Lin panic(); 3690909819aSYidi Lin } 3700909819aSYidi Lin 371174a1cfeSYidi Lin static const plat_psci_ops_t plat_psci_ops = { 372fcc66173SYidi Lin .system_reset = plat_mtk_system_reset, 3730909819aSYidi Lin .system_off = plat_mtk_system_off, 374fe985428SJames Liao .cpu_standby = plat_cpu_standby, 375fe985428SJames Liao .pwr_domain_on = plat_power_domain_on, 376fe985428SJames Liao .pwr_domain_on_finish = plat_power_domain_on_finish, 377fe985428SJames Liao .pwr_domain_off = plat_power_domain_off, 378fe985428SJames Liao .pwr_domain_suspend = plat_power_domain_suspend, 379fe985428SJames Liao .pwr_domain_suspend_finish = plat_power_domain_suspend_finish, 380fe985428SJames Liao .validate_power_state = plat_validate_power_state, 381fe985428SJames Liao .get_sys_suspend_power_state = plat_get_sys_suspend_power_state 382174a1cfeSYidi Lin }; 383174a1cfeSYidi Lin 384174a1cfeSYidi Lin int plat_setup_psci_ops(uintptr_t sec_entrypoint, 385174a1cfeSYidi Lin const plat_psci_ops_t **psci_ops) 386174a1cfeSYidi Lin { 387174a1cfeSYidi Lin *psci_ops = &plat_psci_ops; 388fe985428SJames Liao secure_entrypoint = sec_entrypoint; 389fe985428SJames Liao 390fe985428SJames Liao /* 391fe985428SJames Liao * init the warm reset config for boot CPU 392fe985428SJames Liao * reset arch as AARCH64 393fe985428SJames Liao * reset addr as function bl31_warm_entrypoint() 394fe985428SJames Liao */ 395fe985428SJames Liao mcucfg_init_archstate(0U, 0U, true); 396fe985428SJames Liao mcucfg_set_bootaddr(0U, 0U, secure_entrypoint); 397fe985428SJames Liao 398fe985428SJames Liao spmc_init(); 399fe985428SJames Liao plat_mt_pm = mt_plat_cpu_pm_init(); 400174a1cfeSYidi Lin 401174a1cfeSYidi Lin return 0; 402174a1cfeSYidi Lin } 403