1*0d82eff6SJames Liao /* 2*0d82eff6SJames Liao * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*0d82eff6SJames Liao * 4*0d82eff6SJames Liao * SPDX-License-Identifier: BSD-3-Clause 5*0d82eff6SJames Liao */ 6*0d82eff6SJames Liao 7*0d82eff6SJames Liao #ifndef MCUCFG_H 8*0d82eff6SJames Liao #define MCUCFG_H 9*0d82eff6SJames Liao 10*0d82eff6SJames Liao #ifndef __ASSEMBLER__ 11*0d82eff6SJames Liao #include <stdint.h> 12*0d82eff6SJames Liao #endif /* __ASSEMBLER__ */ 13*0d82eff6SJames Liao 14*0d82eff6SJames Liao #include <platform_def.h> 15*0d82eff6SJames Liao 16*0d82eff6SJames Liao #define MCUCFG_REG(ofs) (uint32_t)(MCUCFG_BASE + (ofs)) 17*0d82eff6SJames Liao 18*0d82eff6SJames Liao #define MP2_MISC_CONFIG_BOOT_ADDR_L(cpu) (MCUCFG_REG(0x2290) + ((cpu) * 8)) 19*0d82eff6SJames Liao #define MP2_MISC_CONFIG_BOOT_ADDR_H(cpu) (MCUCFG_REG(0x2294) + ((cpu) * 8)) 20*0d82eff6SJames Liao 21*0d82eff6SJames Liao #define MP2_CPUCFG MCUCFG_REG(0x2208) 22*0d82eff6SJames Liao 23*0d82eff6SJames Liao #define MP2_CPU0_STANDBYWFE BIT(4) 24*0d82eff6SJames Liao #define MP2_CPU1_STANDBYWFE BIT(5) 25*0d82eff6SJames Liao 26*0d82eff6SJames Liao #define MP0_CPUTOP_SPMC_CTL MCUCFG_REG(0x788) 27*0d82eff6SJames Liao #define MP1_CPUTOP_SPMC_CTL MCUCFG_REG(0x78C) 28*0d82eff6SJames Liao #define MP1_CPUTOP_SPMC_SRAM_CTL MCUCFG_REG(0x790) 29*0d82eff6SJames Liao 30*0d82eff6SJames Liao #define sw_spark_en BIT(0) 31*0d82eff6SJames Liao #define sw_no_wait_for_q_channel BIT(1) 32*0d82eff6SJames Liao #define sw_fsm_override BIT(2) 33*0d82eff6SJames Liao #define sw_logic_pre1_pdb BIT(3) 34*0d82eff6SJames Liao #define sw_logic_pre2_pdb BIT(4) 35*0d82eff6SJames Liao #define sw_logic_pdb BIT(5) 36*0d82eff6SJames Liao #define sw_iso BIT(6) 37*0d82eff6SJames Liao #define sw_sram_sleepb (U(0x3F) << 7) 38*0d82eff6SJames Liao #define sw_sram_isointb BIT(13) 39*0d82eff6SJames Liao #define sw_clk_dis BIT(14) 40*0d82eff6SJames Liao #define sw_ckiso BIT(15) 41*0d82eff6SJames Liao #define sw_pd (U(0x3F) << 16) 42*0d82eff6SJames Liao #define sw_hot_plug_reset BIT(22) 43*0d82eff6SJames Liao #define sw_pwr_on_override_en BIT(23) 44*0d82eff6SJames Liao #define sw_pwr_on BIT(24) 45*0d82eff6SJames Liao #define sw_coq_dis BIT(25) 46*0d82eff6SJames Liao #define logic_pdbo_all_off_ack BIT(26) 47*0d82eff6SJames Liao #define logic_pdbo_all_on_ack BIT(27) 48*0d82eff6SJames Liao #define logic_pre2_pdbo_all_on_ack BIT(28) 49*0d82eff6SJames Liao #define logic_pre1_pdbo_all_on_ack BIT(29) 50*0d82eff6SJames Liao 51*0d82eff6SJames Liao 52*0d82eff6SJames Liao #define CPUSYSx_CPUx_SPMC_CTL(cluster, cpu) \ 53*0d82eff6SJames Liao (MCUCFG_REG(0x1c30) + cluster * 0x2000 + cpu * 4) 54*0d82eff6SJames Liao 55*0d82eff6SJames Liao #define CPUSYS0_CPU0_SPMC_CTL MCUCFG_REG(0x1c30) 56*0d82eff6SJames Liao #define CPUSYS0_CPU1_SPMC_CTL MCUCFG_REG(0x1c34) 57*0d82eff6SJames Liao #define CPUSYS0_CPU2_SPMC_CTL MCUCFG_REG(0x1c38) 58*0d82eff6SJames Liao #define CPUSYS0_CPU3_SPMC_CTL MCUCFG_REG(0x1c3C) 59*0d82eff6SJames Liao 60*0d82eff6SJames Liao #define CPUSYS1_CPU0_SPMC_CTL MCUCFG_REG(0x3c30) 61*0d82eff6SJames Liao #define CPUSYS1_CPU1_SPMC_CTL MCUCFG_REG(0x3c34) 62*0d82eff6SJames Liao #define CPUSYS1_CPU2_SPMC_CTL MCUCFG_REG(0x3c38) 63*0d82eff6SJames Liao #define CPUSYS1_CPU3_SPMC_CTL MCUCFG_REG(0x3c3C) 64*0d82eff6SJames Liao 65*0d82eff6SJames Liao #define cpu_sw_spark_en BIT(0) 66*0d82eff6SJames Liao #define cpu_sw_no_wait_for_q_channel BIT(1) 67*0d82eff6SJames Liao #define cpu_sw_fsm_override BIT(2) 68*0d82eff6SJames Liao #define cpu_sw_logic_pre1_pdb BIT(3) 69*0d82eff6SJames Liao #define cpu_sw_logic_pre2_pdb BIT(4) 70*0d82eff6SJames Liao #define cpu_sw_logic_pdb BIT(5) 71*0d82eff6SJames Liao #define cpu_sw_iso BIT(6) 72*0d82eff6SJames Liao #define cpu_sw_sram_sleepb BIT(7) 73*0d82eff6SJames Liao #define cpu_sw_sram_isointb BIT(8) 74*0d82eff6SJames Liao #define cpu_sw_clk_dis BIT(9) 75*0d82eff6SJames Liao #define cpu_sw_ckiso BIT(10) 76*0d82eff6SJames Liao #define cpu_sw_pd (U(0x1F) << 11) 77*0d82eff6SJames Liao #define cpu_sw_hot_plug_reset BIT(16) 78*0d82eff6SJames Liao #define cpu_sw_powr_on_override_en BIT(17) 79*0d82eff6SJames Liao #define cpu_sw_pwr_on BIT(18) 80*0d82eff6SJames Liao #define cpu_spark2ldo_allswoff BIT(19) 81*0d82eff6SJames Liao #define cpu_pdbo_all_on_ack BIT(20) 82*0d82eff6SJames Liao #define cpu_pre2_pdbo_allon_ack BIT(21) 83*0d82eff6SJames Liao #define cpu_pre1_pdbo_allon_ack BIT(22) 84*0d82eff6SJames Liao 85*0d82eff6SJames Liao /* CPC related registers */ 86*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_OFF_THRES MCUCFG_REG(0xa714) 87*0d82eff6SJames Liao #define CPC_MCUSYS_PWR_CTRL MCUCFG_REG(0xa804) 88*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_FLOW_CTRL_CFG MCUCFG_REG(0xa814) 89*0d82eff6SJames Liao #define CPC_MCUSYS_LAST_CORE_REQ MCUCFG_REG(0xa818) 90*0d82eff6SJames Liao #define CPC_MCUSYS_MP_LAST_CORE_RESP MCUCFG_REG(0xa81c) 91*0d82eff6SJames Liao #define CPC_MCUSYS_LAST_CORE_RESP MCUCFG_REG(0xa824) 92*0d82eff6SJames Liao #define CPC_MCUSYS_PWR_ON_MASK MCUCFG_REG(0xa828) 93*0d82eff6SJames Liao #define CPC_MCUSYS_CPU_ON_SW_HINT_SET MCUCFG_REG(0xa8a8) 94*0d82eff6SJames Liao #define CPC_MCUSYS_CPU_ON_SW_HINT_CLR MCUCFG_REG(0xa8ac) 95*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_DBG_SETTING MCUCFG_REG(0xab00) 96*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_KERNEL_TIME_L_BASE MCUCFG_REG(0xab04) 97*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_KERNEL_TIME_H_BASE MCUCFG_REG(0xab08) 98*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_SYSTEM_TIME_L_BASE MCUCFG_REG(0xab0c) 99*0d82eff6SJames Liao #define CPC_MCUSYS_CPC_SYSTEM_TIME_H_BASE MCUCFG_REG(0xab10) 100*0d82eff6SJames Liao #define CPC_MCUSYS_TRACE_SEL MCUCFG_REG(0xab14) 101*0d82eff6SJames Liao #define CPC_MCUSYS_TRACE_DATA MCUCFG_REG(0xab20) 102*0d82eff6SJames Liao #define CPC_MCUSYS_CLUSTER_COUNTER MCUCFG_REG(0xab70) 103*0d82eff6SJames Liao #define CPC_MCUSYS_CLUSTER_COUNTER_CLR MCUCFG_REG(0xab74) 104*0d82eff6SJames Liao 105*0d82eff6SJames Liao #define SPARK2LDO MCUCFG_REG(0x2700) 106*0d82eff6SJames Liao /* APB Module mcucfg */ 107*0d82eff6SJames Liao #define MP0_CA7_CACHE_CONFIG MCUCFG_REG(0x000) 108*0d82eff6SJames Liao #define MP0_AXI_CONFIG MCUCFG_REG(0x02C) 109*0d82eff6SJames Liao #define MP0_MISC_CONFIG0 MCUCFG_REG(0x030) 110*0d82eff6SJames Liao #define MP0_MISC_CONFIG1 MCUCFG_REG(0x034) 111*0d82eff6SJames Liao #define MP0_MISC_CONFIG2 MCUCFG_REG(0x038) 112*0d82eff6SJames Liao #define MP0_MISC_CONFIG_BOOT_ADDR(cpu) (MP0_MISC_CONFIG2 + ((cpu) * 8)) 113*0d82eff6SJames Liao #define MP0_MISC_CONFIG3 MCUCFG_REG(0x03C) 114*0d82eff6SJames Liao #define MP0_MISC_CONFIG9 MCUCFG_REG(0x054) 115*0d82eff6SJames Liao #define MP0_CA7_MISC_CONFIG MCUCFG_REG(0x064) 116*0d82eff6SJames Liao 117*0d82eff6SJames Liao #define MP0_RW_RSVD0 MCUCFG_REG(0x06C) 118*0d82eff6SJames Liao 119*0d82eff6SJames Liao 120*0d82eff6SJames Liao #define MP1_CA7_CACHE_CONFIG MCUCFG_REG(0x200) 121*0d82eff6SJames Liao #define MP1_AXI_CONFIG MCUCFG_REG(0x22C) 122*0d82eff6SJames Liao #define MP1_MISC_CONFIG0 MCUCFG_REG(0x230) 123*0d82eff6SJames Liao #define MP1_MISC_CONFIG1 MCUCFG_REG(0x234) 124*0d82eff6SJames Liao #define MP1_MISC_CONFIG2 MCUCFG_REG(0x238) 125*0d82eff6SJames Liao #define MP1_MISC_CONFIG_BOOT_ADDR(cpu) (MP1_MISC_CONFIG2 + ((cpu) * 8)) 126*0d82eff6SJames Liao #define MP1_MISC_CONFIG3 MCUCFG_REG(0x23C) 127*0d82eff6SJames Liao #define MP1_MISC_CONFIG9 MCUCFG_REG(0x254) 128*0d82eff6SJames Liao #define MP1_CA7_MISC_CONFIG MCUCFG_REG(0x264) 129*0d82eff6SJames Liao 130*0d82eff6SJames Liao #define CCI_ADB400_DCM_CONFIG MCUCFG_REG(0x740) 131*0d82eff6SJames Liao #define SYNC_DCM_CONFIG MCUCFG_REG(0x744) 132*0d82eff6SJames Liao 133*0d82eff6SJames Liao #define MP0_CLUSTER_CFG0 MCUCFG_REG(0xC8D0) 134*0d82eff6SJames Liao 135*0d82eff6SJames Liao #define MP0_SPMC MCUCFG_REG(0x788) 136*0d82eff6SJames Liao #define MP1_SPMC MCUCFG_REG(0x78C) 137*0d82eff6SJames Liao #define MP2_AXI_CONFIG MCUCFG_REG(0x220C) 138*0d82eff6SJames Liao #define MP2_AXI_CONFIG_ACINACTM BIT(0) 139*0d82eff6SJames Liao #define MP2_AXI_CONFIG_AINACTS BIT(4) 140*0d82eff6SJames Liao 141*0d82eff6SJames Liao #define MPx_AXI_CONFIG_ACINACTM BIT(4) 142*0d82eff6SJames Liao #define MPx_AXI_CONFIG_AINACTS BIT(5) 143*0d82eff6SJames Liao 144*0d82eff6SJames Liao #define MPx_CA7_MISC_CONFIG_standbywfil2 BIT(28) 145*0d82eff6SJames Liao 146*0d82eff6SJames Liao #define MP0_CPU0_STANDBYWFE BIT(20) 147*0d82eff6SJames Liao #define MP0_CPU1_STANDBYWFE BIT(21) 148*0d82eff6SJames Liao #define MP0_CPU2_STANDBYWFE BIT(22) 149*0d82eff6SJames Liao #define MP0_CPU3_STANDBYWFE BIT(23) 150*0d82eff6SJames Liao 151*0d82eff6SJames Liao #define MP1_CPU0_STANDBYWFE BIT(20) 152*0d82eff6SJames Liao #define MP1_CPU1_STANDBYWFE BIT(21) 153*0d82eff6SJames Liao #define MP1_CPU2_STANDBYWFE BIT(22) 154*0d82eff6SJames Liao #define MP1_CPU3_STANDBYWFE BIT(23) 155*0d82eff6SJames Liao 156*0d82eff6SJames Liao #define CPUSYS0_SPARKVRETCNTRL MCUCFG_REG(0x1c00) 157*0d82eff6SJames Liao #define CPUSYS0_SPARKEN MCUCFG_REG(0x1c04) 158*0d82eff6SJames Liao #define CPUSYS0_AMUXSEL MCUCFG_REG(0x1c08) 159*0d82eff6SJames Liao #define CPUSYS1_SPARKVRETCNTRL MCUCFG_REG(0x3c00) 160*0d82eff6SJames Liao #define CPUSYS1_SPARKEN MCUCFG_REG(0x3c04) 161*0d82eff6SJames Liao #define CPUSYS1_AMUXSEL MCUCFG_REG(0x3c08) 162*0d82eff6SJames Liao 163*0d82eff6SJames Liao #define MP2_PWR_RST_CTL MCUCFG_REG(0x2008) 164*0d82eff6SJames Liao #define MP2_PTP3_CPUTOP_SPMC0 MCUCFG_REG(0x22A0) 165*0d82eff6SJames Liao #define MP2_PTP3_CPUTOP_SPMC1 MCUCFG_REG(0x22A4) 166*0d82eff6SJames Liao 167*0d82eff6SJames Liao #define MP2_COQ MCUCFG_REG(0x22BC) 168*0d82eff6SJames Liao #define MP2_COQ_SW_DIS BIT(0) 169*0d82eff6SJames Liao 170*0d82eff6SJames Liao #define MP2_CA15M_MON_SEL MCUCFG_REG(0x2400) 171*0d82eff6SJames Liao #define MP2_CA15M_MON_L MCUCFG_REG(0x2404) 172*0d82eff6SJames Liao 173*0d82eff6SJames Liao #define CPUSYS2_CPU0_SPMC_CTL MCUCFG_REG(0x2430) 174*0d82eff6SJames Liao #define CPUSYS2_CPU1_SPMC_CTL MCUCFG_REG(0x2438) 175*0d82eff6SJames Liao #define CPUSYS2_CPU0_SPMC_STA MCUCFG_REG(0x2434) 176*0d82eff6SJames Liao #define CPUSYS2_CPU1_SPMC_STA MCUCFG_REG(0x243C) 177*0d82eff6SJames Liao 178*0d82eff6SJames Liao #define MP0_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x068) 179*0d82eff6SJames Liao #define MP1_CA7L_DBG_PWR_CTRL MCUCFG_REG(0x268) 180*0d82eff6SJames Liao #define BIG_DBG_PWR_CTRL MCUCFG_REG(0x75C) 181*0d82eff6SJames Liao 182*0d82eff6SJames Liao #define MP2_SW_RST_B BIT(0) 183*0d82eff6SJames Liao #define MP2_TOPAON_APB_MASK BIT(1) 184*0d82eff6SJames Liao 185*0d82eff6SJames Liao #define B_SW_HOT_PLUG_RESET BIT(30) 186*0d82eff6SJames Liao 187*0d82eff6SJames Liao #define B_SW_PD_OFFSET 18U 188*0d82eff6SJames Liao #define B_SW_PD (U(0x3f) << B_SW_PD_OFFSET) 189*0d82eff6SJames Liao 190*0d82eff6SJames Liao #define B_SW_SRAM_SLEEPB_OFFSET 12U 191*0d82eff6SJames Liao #define B_SW_SRAM_SLEEPB (U(0x3f) << B_SW_SRAM_SLEEPB_OFFSET) 192*0d82eff6SJames Liao 193*0d82eff6SJames Liao #define B_SW_SRAM_ISOINTB BIT(9) 194*0d82eff6SJames Liao #define B_SW_ISO BIT(8) 195*0d82eff6SJames Liao #define B_SW_LOGIC_PDB BIT(7) 196*0d82eff6SJames Liao #define B_SW_LOGIC_PRE2_PDB BIT(6) 197*0d82eff6SJames Liao #define B_SW_LOGIC_PRE1_PDB BIT(5) 198*0d82eff6SJames Liao #define B_SW_FSM_OVERRIDE BIT(4) 199*0d82eff6SJames Liao #define B_SW_PWR_ON BIT(3) 200*0d82eff6SJames Liao #define B_SW_PWR_ON_OVERRIDE_EN BIT(2) 201*0d82eff6SJames Liao 202*0d82eff6SJames Liao #define B_FSM_STATE_OUT_OFFSET (6U) 203*0d82eff6SJames Liao #define B_FSM_STATE_OUT_MASK (U(0x1f) << B_FSM_STATE_OUT_OFFSET) 204*0d82eff6SJames Liao #define B_SW_LOGIC_PDBO_ALL_OFF_ACK BIT(5) 205*0d82eff6SJames Liao #define B_SW_LOGIC_PDBO_ALL_ON_ACK BIT(4) 206*0d82eff6SJames Liao #define B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK BIT(3) 207*0d82eff6SJames Liao #define B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK BIT(2) 208*0d82eff6SJames Liao 209*0d82eff6SJames Liao #define B_FSM_OFF (0U << B_FSM_STATE_OUT_OFFSET) 210*0d82eff6SJames Liao #define B_FSM_ON (1U << B_FSM_STATE_OUT_OFFSET) 211*0d82eff6SJames Liao #define B_FSM_RET (2U << B_FSM_STATE_OUT_OFFSET) 212*0d82eff6SJames Liao 213*0d82eff6SJames Liao #ifndef __ASSEMBLER__ 214*0d82eff6SJames Liao /* cpu boot mode */ 215*0d82eff6SJames Liao enum { 216*0d82eff6SJames Liao MP0_CPUCFG_64BIT_SHIFT = 12U, 217*0d82eff6SJames Liao MP1_CPUCFG_64BIT_SHIFT = 28U, 218*0d82eff6SJames Liao MP0_CPUCFG_64BIT = U(0xf) << MP0_CPUCFG_64BIT_SHIFT, 219*0d82eff6SJames Liao MP1_CPUCFG_64BIT = U(0xf) << MP1_CPUCFG_64BIT_SHIFT 220*0d82eff6SJames Liao }; 221*0d82eff6SJames Liao 222*0d82eff6SJames Liao enum { 223*0d82eff6SJames Liao MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0U, 224*0d82eff6SJames Liao MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4U, 225*0d82eff6SJames Liao MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8U, 226*0d82eff6SJames Liao MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12U, 227*0d82eff6SJames Liao MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16U, 228*0d82eff6SJames Liao 229*0d82eff6SJames Liao MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK = 230*0d82eff6SJames Liao U(0xf) << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT, 231*0d82eff6SJames Liao MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK = 232*0d82eff6SJames Liao U(0xf) << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT, 233*0d82eff6SJames Liao MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK = 234*0d82eff6SJames Liao U(0xf) << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT, 235*0d82eff6SJames Liao MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK = 236*0d82eff6SJames Liao U(0xf) << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT, 237*0d82eff6SJames Liao MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK = 238*0d82eff6SJames Liao U(0xf) << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT 239*0d82eff6SJames Liao }; 240*0d82eff6SJames Liao 241*0d82eff6SJames Liao enum { 242*0d82eff6SJames Liao MP1_AINACTS_SHIFT = 4U, 243*0d82eff6SJames Liao MP1_AINACTS = 1U << MP1_AINACTS_SHIFT 244*0d82eff6SJames Liao }; 245*0d82eff6SJames Liao 246*0d82eff6SJames Liao enum { 247*0d82eff6SJames Liao MP1_SW_CG_GEN_SHIFT = 12U, 248*0d82eff6SJames Liao MP1_SW_CG_GEN = 1U << MP1_SW_CG_GEN_SHIFT 249*0d82eff6SJames Liao }; 250*0d82eff6SJames Liao 251*0d82eff6SJames Liao enum { 252*0d82eff6SJames Liao MP1_L2RSTDISABLE_SHIFT = 14U, 253*0d82eff6SJames Liao MP1_L2RSTDISABLE = 1U << MP1_L2RSTDISABLE_SHIFT 254*0d82eff6SJames Liao }; 255*0d82eff6SJames Liao #endif /* __ASSEMBLER__ */ 256*0d82eff6SJames Liao 257*0d82eff6SJames Liao #endif /* MCUCFG_H */ 258