xref: /rk3399_ARM-atf/plat/mediatek/mt8195/drivers/spm/mt_spm_cond.c (revision 79c262327aa8ccc1ae5a0ee7f7ead3bf5ce8e022)
1859e346bSEdward-JW Yang /*
2*b0208c73SLiju-Clr Chen  * Copyright (c) 2021-2023, MediaTek Inc. All rights reserved.
3859e346bSEdward-JW Yang  *
4859e346bSEdward-JW Yang  * SPDX-License-Identifier: BSD-3-Clause
5859e346bSEdward-JW Yang  */
6859e346bSEdward-JW Yang 
7859e346bSEdward-JW Yang #include <stdbool.h>
8859e346bSEdward-JW Yang 
9859e346bSEdward-JW Yang #include <common/debug.h>
10859e346bSEdward-JW Yang #include <lib/mmio.h>
11859e346bSEdward-JW Yang 
12859e346bSEdward-JW Yang #include <mt_spm_cond.h>
13859e346bSEdward-JW Yang #include <mt_spm_conservation.h>
14859e346bSEdward-JW Yang #include <mt_spm_constraint.h>
15859e346bSEdward-JW Yang #include <plat_mtk_lpm.h>
16859e346bSEdward-JW Yang #include <plat_pm.h>
17859e346bSEdward-JW Yang #include <platform_def.h>
18859e346bSEdward-JW Yang 
19859e346bSEdward-JW Yang #define MT_LP_TZ_INFRA_REG(ofs)		(INFRACFG_AO_BASE + ofs)
20859e346bSEdward-JW Yang #define MT_LP_TZ_SPM_REG(ofs)		(SPM_BASE + ofs)
21859e346bSEdward-JW Yang #define MT_LP_TZ_TOPCK_REG(ofs)		(TOPCKGEN_BASE + ofs)
22859e346bSEdward-JW Yang #define MT_LP_TZ_APMIXEDSYS(ofs)	(APMIXEDSYS + ofs)
23859e346bSEdward-JW Yang #define MT_LP_TZ_VPPSYS0_REG(ofs)	(VPPSYS0_BASE + ofs)
24859e346bSEdward-JW Yang #define MT_LP_TZ_VPPSYS1_REG(ofs)	(VPPSYS1_BASE + ofs)
25859e346bSEdward-JW Yang #define MT_LP_TZ_VDOSYS0_REG(ofs)	(VDOSYS0_BASE + ofs)
26859e346bSEdward-JW Yang #define MT_LP_TZ_VDOSYS1_REG(ofs)	(VDOSYS1_BASE + ofs)
27859e346bSEdward-JW Yang #define MT_LP_TZ_PERI_AO_REG(ofs)	(PERICFG_AO_BASE + ofs)
28859e346bSEdward-JW Yang 
29859e346bSEdward-JW Yang #define SPM_PWR_STATUS			MT_LP_TZ_SPM_REG(0x016C)
30859e346bSEdward-JW Yang #define SPM_PWR_STATUS_2ND		MT_LP_TZ_SPM_REG(0x0170)
31859e346bSEdward-JW Yang #define INFRA_SW_CG0			MT_LP_TZ_INFRA_REG(0x0094)
32859e346bSEdward-JW Yang #define INFRA_SW_CG1			MT_LP_TZ_INFRA_REG(0x0090)
33859e346bSEdward-JW Yang #define INFRA_SW_CG2			MT_LP_TZ_INFRA_REG(0x00AC)
34859e346bSEdward-JW Yang #define INFRA_SW_CG3			MT_LP_TZ_INFRA_REG(0x00C8)
35859e346bSEdward-JW Yang #define INFRA_SW_CG4			MT_LP_TZ_INFRA_REG(0x00E8)
36859e346bSEdward-JW Yang #define TOP_SW_I2C_CG			MT_LP_TZ_TOPCK_REG(0x00BC)
37859e346bSEdward-JW Yang #define PERI_SW_CG0			MT_LP_TZ_PERI_AO_REG(0x0018)
38859e346bSEdward-JW Yang #define VPPSYS0_SW_CG0			MT_LP_TZ_VPPSYS0_REG(0x0020)
39859e346bSEdward-JW Yang #define VPPSYS0_SW_CG1			MT_LP_TZ_VPPSYS0_REG(0x002C)
40859e346bSEdward-JW Yang #define VPPSYS0_SW_CG2			MT_LP_TZ_VPPSYS0_REG(0x0038)
41859e346bSEdward-JW Yang #define VPPSYS1_SW_CG0			MT_LP_TZ_VPPSYS1_REG(0x0100)
42859e346bSEdward-JW Yang #define VPPSYS1_SW_CG1			MT_LP_TZ_VPPSYS1_REG(0x0110)
43859e346bSEdward-JW Yang #define VDOSYS0_SW_CG0			MT_LP_TZ_VDOSYS0_REG(0x0100)
44859e346bSEdward-JW Yang #define VDOSYS0_SW_CG1			MT_LP_TZ_VDOSYS0_REG(0x0110)
45859e346bSEdward-JW Yang #define VDOSYS1_SW_CG0			MT_LP_TZ_VDOSYS1_REG(0x0100)
46859e346bSEdward-JW Yang #define VDOSYS1_SW_CG1			MT_LP_TZ_VDOSYS1_REG(0x0120)
47859e346bSEdward-JW Yang #define VDOSYS1_SW_CG2			MT_LP_TZ_VDOSYS1_REG(0x0130)
48859e346bSEdward-JW Yang 
49859e346bSEdward-JW Yang /***********************************************************
50859e346bSEdward-JW Yang  * Check clkmux registers
51859e346bSEdward-JW Yang  ***********************************************************/
52859e346bSEdward-JW Yang #define CLK_CFG(id)	MT_LP_TZ_TOPCK_REG(0x98 + id * 0x10)
53859e346bSEdward-JW Yang #define PDN_CHECK	BIT(7)
54859e346bSEdward-JW Yang #define CLK_CHECK	BIT(31)
55859e346bSEdward-JW Yang 
56859e346bSEdward-JW Yang enum {
57859e346bSEdward-JW Yang 	CLKMUX_DISP = 0,
58859e346bSEdward-JW Yang 	NF_CLKMUX,
59859e346bSEdward-JW Yang };
60859e346bSEdward-JW Yang 
is_clkmux_pdn(unsigned int clkmux_id)61859e346bSEdward-JW Yang static bool is_clkmux_pdn(unsigned int clkmux_id)
62859e346bSEdward-JW Yang {
63859e346bSEdward-JW Yang 	unsigned int reg, val, idx;
64859e346bSEdward-JW Yang 
65859e346bSEdward-JW Yang 	if ((clkmux_id & CLK_CHECK) != 0U) {
66859e346bSEdward-JW Yang 		clkmux_id = (clkmux_id & ~CLK_CHECK);
67859e346bSEdward-JW Yang 		reg = clkmux_id / 4U;
68859e346bSEdward-JW Yang 		val = mmio_read_32(CLK_CFG(reg));
69859e346bSEdward-JW Yang 		idx = clkmux_id % 4U;
70859e346bSEdward-JW Yang 		val = (val >> (idx * 8U)) & PDN_CHECK;
71859e346bSEdward-JW Yang 		return (val != 0U);
72859e346bSEdward-JW Yang 	}
73859e346bSEdward-JW Yang 
74859e346bSEdward-JW Yang 	return false;
75859e346bSEdward-JW Yang }
76859e346bSEdward-JW Yang 
77859e346bSEdward-JW Yang static struct mt_spm_cond_tables spm_cond_t;
78859e346bSEdward-JW Yang 
79859e346bSEdward-JW Yang struct idle_cond_info {
80859e346bSEdward-JW Yang 	unsigned int subsys_mask;
81859e346bSEdward-JW Yang 	uintptr_t addr;
82859e346bSEdward-JW Yang 	bool bBitflip;
83859e346bSEdward-JW Yang 	unsigned int clkmux_id;
84859e346bSEdward-JW Yang };
85859e346bSEdward-JW Yang 
86859e346bSEdward-JW Yang #define IDLE_CG(mask, addr, bitflip, clkmux)	\
87859e346bSEdward-JW Yang 	{mask, (uintptr_t)addr, bitflip, clkmux}
88859e346bSEdward-JW Yang 
89859e346bSEdward-JW Yang static struct idle_cond_info idle_cg_info[PLAT_SPM_COND_MAX] = {
90859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, SPM_PWR_STATUS, false, 0U),
91859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, INFRA_SW_CG0, true, 0U),
92859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, INFRA_SW_CG1, true, 0U),
93859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, INFRA_SW_CG2, true, 0U),
94859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, INFRA_SW_CG3, true, 0U),
95859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, INFRA_SW_CG4, true, 0U),
96859e346bSEdward-JW Yang 	IDLE_CG(0xffffffff, PERI_SW_CG0, true, 0U),
97859e346bSEdward-JW Yang 	IDLE_CG(0x00000800, VPPSYS0_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
98859e346bSEdward-JW Yang 	IDLE_CG(0x00000800, VPPSYS0_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
99859e346bSEdward-JW Yang 	IDLE_CG(0x00000800, VPPSYS0_SW_CG2, true, (CLK_CHECK|CLKMUX_DISP)),
100859e346bSEdward-JW Yang 	IDLE_CG(0x00001000, VPPSYS1_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
101859e346bSEdward-JW Yang 	IDLE_CG(0x00001000, VPPSYS1_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
102859e346bSEdward-JW Yang 	IDLE_CG(0x00002000, VDOSYS0_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
103859e346bSEdward-JW Yang 	IDLE_CG(0x00002000, VDOSYS0_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
104859e346bSEdward-JW Yang 	IDLE_CG(0x00004000, VDOSYS1_SW_CG0, true, (CLK_CHECK|CLKMUX_DISP)),
105859e346bSEdward-JW Yang 	IDLE_CG(0x00004000, VDOSYS1_SW_CG1, true, (CLK_CHECK|CLKMUX_DISP)),
106859e346bSEdward-JW Yang 	IDLE_CG(0x00004000, VDOSYS1_SW_CG2, true, (CLK_CHECK|CLKMUX_DISP)),
107859e346bSEdward-JW Yang 	IDLE_CG(0x00000080, TOP_SW_I2C_CG, true, (CLK_CHECK|CLKMUX_DISP)),
108859e346bSEdward-JW Yang };
109859e346bSEdward-JW Yang 
110859e346bSEdward-JW Yang /***********************************************************
111859e346bSEdward-JW Yang  * Check pll idle condition
112859e346bSEdward-JW Yang  ***********************************************************/
113859e346bSEdward-JW Yang #define PLL_MFGPLL	MT_LP_TZ_APMIXEDSYS(0x340)
114859e346bSEdward-JW Yang #define PLL_MMPLL	MT_LP_TZ_APMIXEDSYS(0x0E0)
115859e346bSEdward-JW Yang #define PLL_UNIVPLL	MT_LP_TZ_APMIXEDSYS(0x1F0)
116859e346bSEdward-JW Yang #define PLL_MSDCPLL	MT_LP_TZ_APMIXEDSYS(0x710)
117859e346bSEdward-JW Yang #define PLL_TVDPLL	MT_LP_TZ_APMIXEDSYS(0x380)
118859e346bSEdward-JW Yang 
mt_spm_cond_check(int state_id,const struct mt_spm_cond_tables * src,const struct mt_spm_cond_tables * dest,struct mt_spm_cond_tables * res)119859e346bSEdward-JW Yang unsigned int mt_spm_cond_check(int state_id,
120859e346bSEdward-JW Yang 			       const struct mt_spm_cond_tables *src,
121859e346bSEdward-JW Yang 			       const struct mt_spm_cond_tables *dest,
122859e346bSEdward-JW Yang 			       struct mt_spm_cond_tables *res)
123859e346bSEdward-JW Yang {
124859e346bSEdward-JW Yang 	unsigned int blocked = 0U, i;
125859e346bSEdward-JW Yang 	bool is_system_suspend = IS_PLAT_SUSPEND_ID(state_id);
126859e346bSEdward-JW Yang 
127859e346bSEdward-JW Yang 	if ((src == NULL) || (dest == NULL)) {
128859e346bSEdward-JW Yang 		return SPM_COND_CHECK_FAIL;
129859e346bSEdward-JW Yang 	}
130859e346bSEdward-JW Yang 
131859e346bSEdward-JW Yang 	for (i = 0U; i < PLAT_SPM_COND_MAX; i++) {
132859e346bSEdward-JW Yang 		if (res != NULL) {
133859e346bSEdward-JW Yang 			res->table_cg[i] =
134859e346bSEdward-JW Yang 				(src->table_cg[i] & dest->table_cg[i]);
135859e346bSEdward-JW Yang 
136859e346bSEdward-JW Yang 			if (is_system_suspend && (res->table_cg[i] != 0U)) {
137859e346bSEdward-JW Yang 				INFO("suspend: %s block[%u](0x%lx) = 0x%08x\n",
138859e346bSEdward-JW Yang 				     dest->name, i, idle_cg_info[i].addr,
139859e346bSEdward-JW Yang 				     res->table_cg[i]);
140859e346bSEdward-JW Yang 			}
141859e346bSEdward-JW Yang 
142859e346bSEdward-JW Yang 			if (res->table_cg[i] != 0U) {
143859e346bSEdward-JW Yang 				blocked |= (1U << i);
144859e346bSEdward-JW Yang 			}
145859e346bSEdward-JW Yang 		} else if ((src->table_cg[i] & dest->table_cg[i]) != 0U) {
146859e346bSEdward-JW Yang 			blocked |= (1U << i);
147859e346bSEdward-JW Yang 			break;
148859e346bSEdward-JW Yang 		}
149859e346bSEdward-JW Yang 	}
150859e346bSEdward-JW Yang 
151859e346bSEdward-JW Yang 	if (res != NULL) {
152859e346bSEdward-JW Yang 		res->table_pll = (src->table_pll & dest->table_pll);
153859e346bSEdward-JW Yang 
154859e346bSEdward-JW Yang 		if (res->table_pll != 0U) {
155859e346bSEdward-JW Yang 			blocked |=
156859e346bSEdward-JW Yang 				(res->table_pll << SPM_COND_BLOCKED_PLL_IDX) |
157859e346bSEdward-JW Yang 				 SPM_COND_CHECK_BLOCKED_PLL;
158859e346bSEdward-JW Yang 		}
159859e346bSEdward-JW Yang 	} else if ((src->table_pll & dest->table_pll) != 0U) {
160859e346bSEdward-JW Yang 		blocked |= SPM_COND_CHECK_BLOCKED_PLL;
161859e346bSEdward-JW Yang 	}
162859e346bSEdward-JW Yang 
163859e346bSEdward-JW Yang 	if (is_system_suspend && (blocked != 0U)) {
164859e346bSEdward-JW Yang 		INFO("suspend: %s blocked=0x%08x\n", dest->name, blocked);
165859e346bSEdward-JW Yang 	}
166859e346bSEdward-JW Yang 
167859e346bSEdward-JW Yang 	return blocked;
168859e346bSEdward-JW Yang }
169859e346bSEdward-JW Yang 
170859e346bSEdward-JW Yang #define IS_MT_SPM_PWR_OFF(mask)					\
171859e346bSEdward-JW Yang 	(((mmio_read_32(SPM_PWR_STATUS) & mask) == 0U) &&	\
172859e346bSEdward-JW Yang 	 ((mmio_read_32(SPM_PWR_STATUS_2ND) & mask) == 0U))
173859e346bSEdward-JW Yang 
mt_spm_cond_update(struct mt_resource_constraint ** con,unsigned int num,int stateid,void * priv)174*b0208c73SLiju-Clr Chen int mt_spm_cond_update(struct mt_resource_constraint **con, unsigned int num,
175859e346bSEdward-JW Yang 		       int stateid, void *priv)
176859e346bSEdward-JW Yang {
177859e346bSEdward-JW Yang 	int res;
178859e346bSEdward-JW Yang 	uint32_t i;
179859e346bSEdward-JW Yang 	struct mt_resource_constraint *const *rc;
180859e346bSEdward-JW Yang 
181859e346bSEdward-JW Yang 	/* read all cg state */
182859e346bSEdward-JW Yang 	for (i = 0U; i < PLAT_SPM_COND_MAX; i++) {
183859e346bSEdward-JW Yang 		spm_cond_t.table_cg[i] = 0U;
184859e346bSEdward-JW Yang 
185859e346bSEdward-JW Yang 		/* check mtcmos, if off set idle_value and clk to 0 disable */
186859e346bSEdward-JW Yang 		if (IS_MT_SPM_PWR_OFF(idle_cg_info[i].subsys_mask)) {
187859e346bSEdward-JW Yang 			continue;
188859e346bSEdward-JW Yang 		}
189859e346bSEdward-JW Yang 
190859e346bSEdward-JW Yang 		/* check clkmux */
191859e346bSEdward-JW Yang 		if (is_clkmux_pdn(idle_cg_info[i].clkmux_id)) {
192859e346bSEdward-JW Yang 			continue;
193859e346bSEdward-JW Yang 		}
194859e346bSEdward-JW Yang 
195859e346bSEdward-JW Yang 		spm_cond_t.table_cg[i] = idle_cg_info[i].bBitflip ?
196859e346bSEdward-JW Yang 					 ~mmio_read_32(idle_cg_info[i].addr) :
197859e346bSEdward-JW Yang 					 mmio_read_32(idle_cg_info[i].addr);
198859e346bSEdward-JW Yang 	}
199859e346bSEdward-JW Yang 
200859e346bSEdward-JW Yang 	spm_cond_t.table_pll = 0U;
201859e346bSEdward-JW Yang 	if ((mmio_read_32(PLL_MFGPLL) & 0x200) != 0U) {
202859e346bSEdward-JW Yang 		spm_cond_t.table_pll |= PLL_BIT_MFGPLL;
203859e346bSEdward-JW Yang 	}
204859e346bSEdward-JW Yang 
205859e346bSEdward-JW Yang 	if ((mmio_read_32(PLL_MMPLL) & 0x200) != 0U) {
206859e346bSEdward-JW Yang 		spm_cond_t.table_pll |= PLL_BIT_MMPLL;
207859e346bSEdward-JW Yang 	}
208859e346bSEdward-JW Yang 
209859e346bSEdward-JW Yang 	if ((mmio_read_32(PLL_UNIVPLL) & 0x200) != 0U) {
210859e346bSEdward-JW Yang 		spm_cond_t.table_pll |= PLL_BIT_UNIVPLL;
211859e346bSEdward-JW Yang 	}
212859e346bSEdward-JW Yang 
213859e346bSEdward-JW Yang 	if ((mmio_read_32(PLL_MSDCPLL) & 0x200) != 0U) {
214859e346bSEdward-JW Yang 		spm_cond_t.table_pll |= PLL_BIT_MSDCPLL;
215859e346bSEdward-JW Yang 	}
216859e346bSEdward-JW Yang 
217859e346bSEdward-JW Yang 	if ((mmio_read_32(PLL_TVDPLL) & 0x200) != 0U) {
218859e346bSEdward-JW Yang 		spm_cond_t.table_pll |= PLL_BIT_TVDPLL;
219859e346bSEdward-JW Yang 	}
220859e346bSEdward-JW Yang 
221859e346bSEdward-JW Yang 	spm_cond_t.priv = priv;
222859e346bSEdward-JW Yang 	for (rc = con; *rc != NULL; rc++) {
223859e346bSEdward-JW Yang 		if (((*rc)->update) == NULL) {
224859e346bSEdward-JW Yang 			continue;
225859e346bSEdward-JW Yang 		}
226859e346bSEdward-JW Yang 
227859e346bSEdward-JW Yang 		res = (*rc)->update(stateid, PLAT_RC_UPDATE_CONDITION,
228859e346bSEdward-JW Yang 				    (void const *)&spm_cond_t);
229859e346bSEdward-JW Yang 		if (res != MT_RM_STATUS_OK) {
230859e346bSEdward-JW Yang 			break;
231859e346bSEdward-JW Yang 		}
232859e346bSEdward-JW Yang 	}
233859e346bSEdward-JW Yang 
234859e346bSEdward-JW Yang 	return 0;
235859e346bSEdward-JW Yang }
236