1*acc85548SJames Liao /* 2*acc85548SJames Liao * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*acc85548SJames Liao * 4*acc85548SJames Liao * SPDX-License-Identifier: BSD-3-Clause 5*acc85548SJames Liao */ 6*acc85548SJames Liao 7*acc85548SJames Liao #include <cdefs.h> 8*acc85548SJames Liao 9*acc85548SJames Liao #include <lib/mmio.h> 10*acc85548SJames Liao #include <lib/utils_def.h> 11*acc85548SJames Liao #include <mt_mcdi.h> 12*acc85548SJames Liao 13*acc85548SJames Liao /* Read/Write */ 14*acc85548SJames Liao #define APMCU_MCUPM_MBOX_AP_READY U(0) 15*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_1 U(1) 16*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_2 U(2) 17*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_3 U(3) 18*acc85548SJames Liao #define APMCU_MCUPM_MBOX_PWR_CTRL_EN U(4) 19*acc85548SJames Liao #define APMCU_MCUPM_MBOX_L3_CACHE_MODE U(5) 20*acc85548SJames Liao #define APMCU_MCUPM_MBOX_BUCK_MODE U(6) 21*acc85548SJames Liao #define APMCU_MCUPM_MBOX_ARMPLL_MODE U(7) 22*acc85548SJames Liao /* Read only */ 23*acc85548SJames Liao #define APMCU_MCUPM_MBOX_TASK_STA U(8) 24*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_9 U(9) 25*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_10 U(10) 26*acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_11 U(11) 27*acc85548SJames Liao 28*acc85548SJames Liao /* CPC mode - Read/Write */ 29*acc85548SJames Liao #define APMCU_MCUPM_MBOX_WAKEUP_CPU U(12) 30*acc85548SJames Liao 31*acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_PWR_CTRL_EN */ 32*acc85548SJames Liao #define MCUPM_MCUSYS_CTRL BIT(0) 33*acc85548SJames Liao #define MCUPM_BUCK_CTRL BIT(1) 34*acc85548SJames Liao #define MCUPM_ARMPLL_CTRL BIT(2) 35*acc85548SJames Liao #define MCUPM_CM_CTRL BIT(3) 36*acc85548SJames Liao #define MCUPM_PWR_CTRL_MASK GENMASK(3, 0) 37*acc85548SJames Liao 38*acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_BUCK_MODE */ 39*acc85548SJames Liao #define MCUPM_BUCK_NORMAL_MODE U(0) /* default */ 40*acc85548SJames Liao #define MCUPM_BUCK_LP_MODE U(1) 41*acc85548SJames Liao #define MCUPM_BUCK_OFF_MODE U(2) 42*acc85548SJames Liao #define NF_MCUPM_BUCK_MODE U(3) 43*acc85548SJames Liao 44*acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_ARMPLL_MODE */ 45*acc85548SJames Liao #define MCUPM_ARMPLL_ON U(0) /* default */ 46*acc85548SJames Liao #define MCUPM_ARMPLL_GATING U(1) 47*acc85548SJames Liao #define MCUPM_ARMPLL_OFF U(2) 48*acc85548SJames Liao #define NF_MCUPM_ARMPLL_MODE U(3) 49*acc85548SJames Liao 50*acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_TASK_STA */ 51*acc85548SJames Liao #define MCUPM_TASK_UNINIT U(0) 52*acc85548SJames Liao #define MCUPM_TASK_INIT U(1) 53*acc85548SJames Liao #define MCUPM_TASK_INIT_FINISH U(2) 54*acc85548SJames Liao #define MCUPM_TASK_WAIT U(3) 55*acc85548SJames Liao #define MCUPM_TASK_RUN U(4) 56*acc85548SJames Liao #define MCUPM_TASK_PAUSE U(5) 57*acc85548SJames Liao 58*acc85548SJames Liao #define SSPM_MBOX_3_BASE U(0x0c55fce0) 59*acc85548SJames Liao 60*acc85548SJames Liao #define MCDI_NOT_INIT 0 61*acc85548SJames Liao #define MCDI_INIT_1 1 62*acc85548SJames Liao #define MCDI_INIT_2 2 63*acc85548SJames Liao #define MCDI_INIT_DONE 3 64*acc85548SJames Liao 65*acc85548SJames Liao static int mcdi_init_status __section("tzfw_coherent_mem"); 66*acc85548SJames Liao 67*acc85548SJames Liao static inline uint32_t mcdi_mbox_read(uint32_t id) 68*acc85548SJames Liao { 69*acc85548SJames Liao return mmio_read_32(SSPM_MBOX_3_BASE + (id << 2)); 70*acc85548SJames Liao } 71*acc85548SJames Liao 72*acc85548SJames Liao static inline void mcdi_mbox_write(uint32_t id, uint32_t val) 73*acc85548SJames Liao { 74*acc85548SJames Liao mmio_write_32(SSPM_MBOX_3_BASE + (id << 2), val); 75*acc85548SJames Liao } 76*acc85548SJames Liao 77*acc85548SJames Liao static void mtk_mcupm_pwr_ctrl_setting(uint32_t dev) 78*acc85548SJames Liao { 79*acc85548SJames Liao mcdi_mbox_write(APMCU_MCUPM_MBOX_PWR_CTRL_EN, dev); 80*acc85548SJames Liao } 81*acc85548SJames Liao 82*acc85548SJames Liao static void mtk_set_mcupm_pll_mode(uint32_t mode) 83*acc85548SJames Liao { 84*acc85548SJames Liao if (mode < NF_MCUPM_ARMPLL_MODE) { 85*acc85548SJames Liao mcdi_mbox_write(APMCU_MCUPM_MBOX_ARMPLL_MODE, mode); 86*acc85548SJames Liao } 87*acc85548SJames Liao } 88*acc85548SJames Liao 89*acc85548SJames Liao static void mtk_set_mcupm_buck_mode(uint32_t mode) 90*acc85548SJames Liao { 91*acc85548SJames Liao if (mode < NF_MCUPM_BUCK_MODE) { 92*acc85548SJames Liao mcdi_mbox_write(APMCU_MCUPM_MBOX_BUCK_MODE, mode); 93*acc85548SJames Liao } 94*acc85548SJames Liao } 95*acc85548SJames Liao 96*acc85548SJames Liao static int mtk_mcupm_is_ready(void) 97*acc85548SJames Liao { 98*acc85548SJames Liao unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA); 99*acc85548SJames Liao 100*acc85548SJames Liao return (sta == MCUPM_TASK_WAIT) || (sta == MCUPM_TASK_INIT_FINISH); 101*acc85548SJames Liao } 102*acc85548SJames Liao 103*acc85548SJames Liao static int mcdi_init_1(void) 104*acc85548SJames Liao { 105*acc85548SJames Liao unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA); 106*acc85548SJames Liao 107*acc85548SJames Liao if (sta != MCUPM_TASK_INIT) { 108*acc85548SJames Liao return -1; 109*acc85548SJames Liao } 110*acc85548SJames Liao 111*acc85548SJames Liao mtk_set_mcupm_pll_mode(MCUPM_ARMPLL_OFF); 112*acc85548SJames Liao mtk_set_mcupm_buck_mode(MCUPM_BUCK_OFF_MODE); 113*acc85548SJames Liao 114*acc85548SJames Liao mtk_mcupm_pwr_ctrl_setting( 115*acc85548SJames Liao MCUPM_MCUSYS_CTRL | 116*acc85548SJames Liao MCUPM_BUCK_CTRL | 117*acc85548SJames Liao MCUPM_ARMPLL_CTRL); 118*acc85548SJames Liao 119*acc85548SJames Liao mcdi_mbox_write(APMCU_MCUPM_MBOX_AP_READY, 1); 120*acc85548SJames Liao 121*acc85548SJames Liao return 0; 122*acc85548SJames Liao } 123*acc85548SJames Liao 124*acc85548SJames Liao static int mcdi_init_2(void) 125*acc85548SJames Liao { 126*acc85548SJames Liao return mtk_mcupm_is_ready() ? 0 : -1; 127*acc85548SJames Liao } 128*acc85548SJames Liao 129*acc85548SJames Liao int mcdi_try_init(void) 130*acc85548SJames Liao { 131*acc85548SJames Liao if (mcdi_init_status == MCDI_INIT_DONE) { 132*acc85548SJames Liao return 0; 133*acc85548SJames Liao } 134*acc85548SJames Liao 135*acc85548SJames Liao if (mcdi_init_status == MCDI_NOT_INIT) { 136*acc85548SJames Liao mcdi_init_status = MCDI_INIT_1; 137*acc85548SJames Liao } 138*acc85548SJames Liao 139*acc85548SJames Liao if (mcdi_init_status == MCDI_INIT_1 && mcdi_init_1() == 0) { 140*acc85548SJames Liao mcdi_init_status = MCDI_INIT_2; 141*acc85548SJames Liao } 142*acc85548SJames Liao 143*acc85548SJames Liao if (mcdi_init_status == MCDI_INIT_2 && mcdi_init_2() == 0) { 144*acc85548SJames Liao mcdi_init_status = MCDI_INIT_DONE; 145*acc85548SJames Liao } 146*acc85548SJames Liao 147*acc85548SJames Liao return (mcdi_init_status == MCDI_INIT_DONE) ? 0 : mcdi_init_status; 148*acc85548SJames Liao } 149