xref: /rk3399_ARM-atf/plat/mediatek/mt8195/drivers/mcdi/mt_mcdi.c (revision 338dbe2f1f4b98da260e556d3f0fbdd8123caf06)
1acc85548SJames Liao /*
2d336e093SEdward-JW Yang  * Copyright (c) 2021, MediaTek Inc. All rights reserved.
3acc85548SJames Liao  *
4acc85548SJames Liao  * SPDX-License-Identifier: BSD-3-Clause
5acc85548SJames Liao  */
6acc85548SJames Liao 
7acc85548SJames Liao #include <cdefs.h>
8d336e093SEdward-JW Yang #include <common/debug.h>
9acc85548SJames Liao 
10acc85548SJames Liao #include <lib/mmio.h>
11acc85548SJames Liao #include <lib/utils_def.h>
12acc85548SJames Liao #include <mt_mcdi.h>
13acc85548SJames Liao 
14acc85548SJames Liao /* Read/Write */
15acc85548SJames Liao #define APMCU_MCUPM_MBOX_AP_READY	U(0)
16acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_1	U(1)
17acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_2	U(2)
18acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_3	U(3)
19acc85548SJames Liao #define APMCU_MCUPM_MBOX_PWR_CTRL_EN	U(4)
20acc85548SJames Liao #define APMCU_MCUPM_MBOX_L3_CACHE_MODE	U(5)
21acc85548SJames Liao #define APMCU_MCUPM_MBOX_BUCK_MODE	U(6)
22acc85548SJames Liao #define APMCU_MCUPM_MBOX_ARMPLL_MODE	U(7)
23acc85548SJames Liao /* Read only */
24acc85548SJames Liao #define APMCU_MCUPM_MBOX_TASK_STA	U(8)
25acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_9	U(9)
26acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_10	U(10)
27acc85548SJames Liao #define APMCU_MCUPM_MBOX_RESERVED_11	U(11)
28acc85548SJames Liao 
29acc85548SJames Liao /* CPC mode - Read/Write */
30acc85548SJames Liao #define APMCU_MCUPM_MBOX_WAKEUP_CPU	U(12)
31acc85548SJames Liao 
32acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_PWR_CTRL_EN */
33acc85548SJames Liao #define MCUPM_MCUSYS_CTRL		BIT(0)
34acc85548SJames Liao #define MCUPM_BUCK_CTRL			BIT(1)
35acc85548SJames Liao #define MCUPM_ARMPLL_CTRL		BIT(2)
36acc85548SJames Liao #define MCUPM_CM_CTRL			BIT(3)
37acc85548SJames Liao #define MCUPM_PWR_CTRL_MASK		GENMASK(3, 0)
38acc85548SJames Liao 
39acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_BUCK_MODE */
40acc85548SJames Liao #define MCUPM_BUCK_NORMAL_MODE		U(0) /* default */
41acc85548SJames Liao #define MCUPM_BUCK_LP_MODE		U(1)
42acc85548SJames Liao #define MCUPM_BUCK_OFF_MODE		U(2)
43acc85548SJames Liao #define NF_MCUPM_BUCK_MODE		U(3)
44acc85548SJames Liao 
45acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_ARMPLL_MODE */
46acc85548SJames Liao #define MCUPM_ARMPLL_ON			U(0) /* default */
47acc85548SJames Liao #define MCUPM_ARMPLL_GATING		U(1)
48acc85548SJames Liao #define MCUPM_ARMPLL_OFF		U(2)
49acc85548SJames Liao #define NF_MCUPM_ARMPLL_MODE		U(3)
50acc85548SJames Liao 
51acc85548SJames Liao /* Mbox Slot: APMCU_MCUPM_MBOX_TASK_STA */
52acc85548SJames Liao #define MCUPM_TASK_UNINIT		U(0)
53acc85548SJames Liao #define MCUPM_TASK_INIT			U(1)
54acc85548SJames Liao #define MCUPM_TASK_INIT_FINISH		U(2)
55acc85548SJames Liao #define MCUPM_TASK_WAIT			U(3)
56acc85548SJames Liao #define MCUPM_TASK_RUN			U(4)
57acc85548SJames Liao #define MCUPM_TASK_PAUSE		U(5)
58acc85548SJames Liao 
59acc85548SJames Liao #define SSPM_MBOX_3_BASE		U(0x0c55fce0)
60acc85548SJames Liao 
61acc85548SJames Liao #define MCDI_NOT_INIT			0
62acc85548SJames Liao #define MCDI_INIT_1			1
63acc85548SJames Liao #define MCDI_INIT_2			2
64acc85548SJames Liao #define MCDI_INIT_DONE			3
65acc85548SJames Liao 
66*da04341eSChris Kay static int mcdi_init_status __section(".tzfw_coherent_mem");
67acc85548SJames Liao 
mcdi_mbox_read(uint32_t id)68acc85548SJames Liao static inline uint32_t mcdi_mbox_read(uint32_t id)
69acc85548SJames Liao {
70acc85548SJames Liao 	return mmio_read_32(SSPM_MBOX_3_BASE + (id << 2));
71acc85548SJames Liao }
72acc85548SJames Liao 
mcdi_mbox_write(uint32_t id,uint32_t val)73acc85548SJames Liao static inline void mcdi_mbox_write(uint32_t id, uint32_t val)
74acc85548SJames Liao {
75acc85548SJames Liao 	mmio_write_32(SSPM_MBOX_3_BASE + (id << 2), val);
76acc85548SJames Liao }
77acc85548SJames Liao 
mtk_mcupm_pwr_ctrl_setting(uint32_t dev)78acc85548SJames Liao static void mtk_mcupm_pwr_ctrl_setting(uint32_t dev)
79acc85548SJames Liao {
80acc85548SJames Liao 	mcdi_mbox_write(APMCU_MCUPM_MBOX_PWR_CTRL_EN, dev);
81acc85548SJames Liao }
82acc85548SJames Liao 
mtk_set_mcupm_pll_mode(uint32_t mode)83acc85548SJames Liao static void mtk_set_mcupm_pll_mode(uint32_t mode)
84acc85548SJames Liao {
85acc85548SJames Liao 	if (mode < NF_MCUPM_ARMPLL_MODE) {
86acc85548SJames Liao 		mcdi_mbox_write(APMCU_MCUPM_MBOX_ARMPLL_MODE, mode);
87acc85548SJames Liao 	}
88acc85548SJames Liao }
89acc85548SJames Liao 
mtk_set_mcupm_buck_mode(uint32_t mode)90acc85548SJames Liao static void mtk_set_mcupm_buck_mode(uint32_t mode)
91acc85548SJames Liao {
92acc85548SJames Liao 	if (mode < NF_MCUPM_BUCK_MODE) {
93acc85548SJames Liao 		mcdi_mbox_write(APMCU_MCUPM_MBOX_BUCK_MODE, mode);
94acc85548SJames Liao 	}
95acc85548SJames Liao }
96acc85548SJames Liao 
mtk_mcupm_is_ready(void)97acc85548SJames Liao static int mtk_mcupm_is_ready(void)
98acc85548SJames Liao {
99acc85548SJames Liao 	unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA);
100acc85548SJames Liao 
101acc85548SJames Liao 	return (sta == MCUPM_TASK_WAIT) || (sta == MCUPM_TASK_INIT_FINISH);
102acc85548SJames Liao }
103acc85548SJames Liao 
mcdi_init_1(void)104acc85548SJames Liao static int mcdi_init_1(void)
105acc85548SJames Liao {
106acc85548SJames Liao 	unsigned int sta = mcdi_mbox_read(APMCU_MCUPM_MBOX_TASK_STA);
107acc85548SJames Liao 
108acc85548SJames Liao 	if (sta != MCUPM_TASK_INIT) {
109acc85548SJames Liao 		return -1;
110acc85548SJames Liao 	}
111acc85548SJames Liao 
112acc85548SJames Liao 	mtk_set_mcupm_pll_mode(MCUPM_ARMPLL_OFF);
113acc85548SJames Liao 	mtk_set_mcupm_buck_mode(MCUPM_BUCK_OFF_MODE);
114acc85548SJames Liao 
115acc85548SJames Liao 	mtk_mcupm_pwr_ctrl_setting(
116acc85548SJames Liao 			 MCUPM_MCUSYS_CTRL |
117acc85548SJames Liao 			 MCUPM_BUCK_CTRL |
118acc85548SJames Liao 			 MCUPM_ARMPLL_CTRL);
119acc85548SJames Liao 
120acc85548SJames Liao 	mcdi_mbox_write(APMCU_MCUPM_MBOX_AP_READY, 1);
121acc85548SJames Liao 
122acc85548SJames Liao 	return 0;
123acc85548SJames Liao }
124acc85548SJames Liao 
mcdi_init_2(void)125acc85548SJames Liao static int mcdi_init_2(void)
126acc85548SJames Liao {
127acc85548SJames Liao 	return mtk_mcupm_is_ready() ? 0 : -1;
128acc85548SJames Liao }
129acc85548SJames Liao 
mcdi_try_init(void)130acc85548SJames Liao int mcdi_try_init(void)
131acc85548SJames Liao {
132acc85548SJames Liao 	if (mcdi_init_status == MCDI_INIT_DONE) {
133acc85548SJames Liao 		return 0;
134acc85548SJames Liao 	}
135acc85548SJames Liao 
136acc85548SJames Liao 	if (mcdi_init_status == MCDI_NOT_INIT) {
137acc85548SJames Liao 		mcdi_init_status = MCDI_INIT_1;
138acc85548SJames Liao 	}
139acc85548SJames Liao 
140acc85548SJames Liao 	if (mcdi_init_status == MCDI_INIT_1 && mcdi_init_1() == 0) {
141acc85548SJames Liao 		mcdi_init_status = MCDI_INIT_2;
142acc85548SJames Liao 	}
143acc85548SJames Liao 
144acc85548SJames Liao 	if (mcdi_init_status == MCDI_INIT_2 && mcdi_init_2() == 0) {
145acc85548SJames Liao 		mcdi_init_status = MCDI_INIT_DONE;
146acc85548SJames Liao 	}
147acc85548SJames Liao 
148d336e093SEdward-JW Yang 	INFO("mcdi ready for mcusys-off-idle and system suspend\n");
149d336e093SEdward-JW Yang 
150acc85548SJames Liao 	return (mcdi_init_status == MCDI_INIT_DONE) ? 0 : mcdi_init_status;
151acc85548SJames Liao }
152