xref: /rk3399_ARM-atf/plat/mediatek/mt8195/drivers/mcdi/mt_cpu_pm_cpc.h (revision a92b02566e23ca73f9874555335dc6b19f0f242c)
1*acc85548SJames Liao /*
2*acc85548SJames Liao  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*acc85548SJames Liao  *
4*acc85548SJames Liao  * SPDX-License-Identifier: BSD-3-Clause
5*acc85548SJames Liao  */
6*acc85548SJames Liao 
7*acc85548SJames Liao #ifndef MT_CPU_PM_CPC_H
8*acc85548SJames Liao #define MT_CPU_PM_CPC_H
9*acc85548SJames Liao 
10*acc85548SJames Liao #include <lib/mmio.h>
11*acc85548SJames Liao #include <lib/utils_def.h>
12*acc85548SJames Liao #include <mcucfg.h>
13*acc85548SJames Liao #include <platform_def.h>
14*acc85548SJames Liao 
15*acc85548SJames Liao #define NEED_CPUSYS_PROT_WORKAROUND	1
16*acc85548SJames Liao 
17*acc85548SJames Liao /* system sram registers */
18*acc85548SJames Liao #define CPUIDLE_SRAM_REG(r)	(uint32_t)(MTK_MCDI_SRAM_BASE + (r))
19*acc85548SJames Liao 
20*acc85548SJames Liao /* db dump */
21*acc85548SJames Liao #define CPC_TRACE_SIZE		U(0x20)
22*acc85548SJames Liao #define CPC_TRACE_ID_NUM	U(10)
23*acc85548SJames Liao #define CPC_TRACE_SRAM(id)	(CPUIDLE_SRAM_REG(0x10) + (id) * CPC_TRACE_SIZE)
24*acc85548SJames Liao 
25*acc85548SJames Liao /* buckup off count */
26*acc85548SJames Liao #define CPC_CLUSTER_CNT_BACKUP	CPUIDLE_SRAM_REG(0x1F0)
27*acc85548SJames Liao #define CPC_MCUSYS_CNT		CPUIDLE_SRAM_REG(0x1F4)
28*acc85548SJames Liao 
29*acc85548SJames Liao /* CPC_MCUSYS_CPC_FLOW_CTRL_CFG(0xA814): debug setting */
30*acc85548SJames Liao #define CPC_PWR_ON_SEQ_DIS	BIT(1)
31*acc85548SJames Liao #define CPC_PWR_ON_PRIORITY	BIT(2)
32*acc85548SJames Liao #define CPC_AUTO_OFF_EN		BIT(5)
33*acc85548SJames Liao #define CPC_DORMANT_WAIT_EN	BIT(14)
34*acc85548SJames Liao #define CPC_CTRL_EN		BIT(16)
35*acc85548SJames Liao #define CPC_OFF_PRE_EN		BIT(29)
36*acc85548SJames Liao 
37*acc85548SJames Liao /* CPC_MCUSYS_LAST_CORE_REQ(0xA818) : last core protection */
38*acc85548SJames Liao #define CPUSYS_PROT_SET		BIT(0)
39*acc85548SJames Liao #define MCUSYS_PROT_SET		BIT(8)
40*acc85548SJames Liao #define CPUSYS_PROT_CLR		BIT(8)
41*acc85548SJames Liao #define MCUSYS_PROT_CLR		BIT(9)
42*acc85548SJames Liao 
43*acc85548SJames Liao #define CPC_PROT_RESP_MASK	U(0x3)
44*acc85548SJames Liao #define CPUSYS_RESP_OFS		U(16)
45*acc85548SJames Liao #define MCUSYS_RESP_OFS		U(30)
46*acc85548SJames Liao 
47*acc85548SJames Liao #define cpusys_resp(r)		(((r) >> CPUSYS_RESP_OFS) & CPC_PROT_RESP_MASK)
48*acc85548SJames Liao #define mcusys_resp(r)		(((r) >> MCUSYS_RESP_OFS) & CPC_PROT_RESP_MASK)
49*acc85548SJames Liao 
50*acc85548SJames Liao #define RETRY_CNT_MAX		U(1000)
51*acc85548SJames Liao 
52*acc85548SJames Liao #define PROT_RETRY		U(0)
53*acc85548SJames Liao #define PROT_SUCCESS		U(1)
54*acc85548SJames Liao #define PROT_GIVEUP		U(2)
55*acc85548SJames Liao 
56*acc85548SJames Liao /* CPC_MCUSYS_CPC_DBG_SETTING(0xAB00): debug setting */
57*acc85548SJames Liao #define CPC_PROF_EN		BIT(0)
58*acc85548SJames Liao #define CPC_DBG_EN		BIT(1)
59*acc85548SJames Liao #define CPC_FREEZE		BIT(2)
60*acc85548SJames Liao #define CPC_CALC_EN		BIT(3)
61*acc85548SJames Liao 
62*acc85548SJames Liao enum {
63*acc85548SJames Liao 	CPC_SUCCESS = 0,
64*acc85548SJames Liao 
65*acc85548SJames Liao 	CPC_ERR_FAIL,
66*acc85548SJames Liao 	CPC_ERR_TIMEOUT,
67*acc85548SJames Liao 
68*acc85548SJames Liao 	NF_CPC_ERR
69*acc85548SJames Liao };
70*acc85548SJames Liao 
71*acc85548SJames Liao enum {
72*acc85548SJames Liao 	CPC_SMC_EVENT_DUMP_TRACE_DATA,
73*acc85548SJames Liao 	CPC_SMC_EVENT_GIC_DPG_SET,
74*acc85548SJames Liao 	CPC_SMC_EVENT_CPC_CONFIG,
75*acc85548SJames Liao 	CPC_SMC_EVENT_READ_CONFIG,
76*acc85548SJames Liao 
77*acc85548SJames Liao 	NF_CPC_SMC_EVENT
78*acc85548SJames Liao };
79*acc85548SJames Liao 
80*acc85548SJames Liao enum {
81*acc85548SJames Liao 	CPC_SMC_CONFIG_PROF,
82*acc85548SJames Liao 	CPC_SMC_CONFIG_AUTO_OFF,
83*acc85548SJames Liao 	CPC_SMC_CONFIG_AUTO_OFF_THRES,
84*acc85548SJames Liao 	CPC_SMC_CONFIG_CNT_CLR,
85*acc85548SJames Liao 	CPC_SMC_CONFIG_TIME_SYNC,
86*acc85548SJames Liao 
87*acc85548SJames Liao 	NF_CPC_SMC_CONFIG
88*acc85548SJames Liao };
89*acc85548SJames Liao 
90*acc85548SJames Liao #define us_to_ticks(us)		((us) * 13)
91*acc85548SJames Liao #define ticks_to_us(tick)	((tick) / 13)
92*acc85548SJames Liao 
93*acc85548SJames Liao int mtk_cpu_pm_cluster_prot_aquire(unsigned int cluster);
94*acc85548SJames Liao void mtk_cpu_pm_cluster_prot_release(unsigned int cluster);
95*acc85548SJames Liao 
96*acc85548SJames Liao void mtk_cpc_mcusys_off_reflect(void);
97*acc85548SJames Liao int mtk_cpc_mcusys_off_prepare(void);
98*acc85548SJames Liao 
99*acc85548SJames Liao void mtk_cpc_core_on_hint_set(unsigned int cpu);
100*acc85548SJames Liao void mtk_cpc_core_on_hint_clr(unsigned int cpu);
101*acc85548SJames Liao void mtk_cpc_time_sync(void);
102*acc85548SJames Liao 
103*acc85548SJames Liao uint64_t mtk_cpc_handler(uint64_t act, uint64_t arg1, uint64_t arg2);
104*acc85548SJames Liao void mtk_cpc_init(void);
105*acc85548SJames Liao 
106*acc85548SJames Liao #endif /* MT_CPU_PM_CPC_H */
107