1f85f37d4SNina Wu# 2f85f37d4SNina Wu# Copyright (c) 2020, MediaTek Inc. All rights reserved. 3f85f37d4SNina Wu# 4f85f37d4SNina Wu# SPDX-License-Identifier: BSD-3-Clause 5f85f37d4SNina Wu# 6f85f37d4SNina Wu 7f85f37d4SNina WuMTK_PLAT := plat/mediatek 8f85f37d4SNina WuMTK_PLAT_SOC := ${MTK_PLAT}/${PLAT} 9f85f37d4SNina Wu 10f85f37d4SNina WuPLAT_INCLUDES := -I${MTK_PLAT}/common/ \ 11054af8f2SPo Xu -I${MTK_PLAT_SOC}/include/ \ 12054af8f2SPo Xu -I${MTK_PLAT_SOC}/drivers/ \ 134a128018SDehui Sun -I${MTK_PLAT_SOC}/drivers/gpio/ \ 14271d9497SJames Liao -I${MTK_PLAT_SOC}/drivers/mcdi/ \ 15*cbd6331bSHsin-Hsiung Wang -I${MTK_PLAT_SOC}/drivers/pmic/ \ 163d1e536eSJames Liao -I${MTK_PLAT_SOC}/drivers/spmc/ \ 174a128018SDehui Sun -I${MTK_PLAT_SOC}/drivers/timer/ 18f85f37d4SNina Wu 1974f72b13SGreta ZhangGICV3_SUPPORT_GIC600 := 1 20f85f37d4SNina Wuinclude drivers/arm/gic/v3/gicv3.mk 21f85f37d4SNina Wuinclude lib/xlat_tables_v2/xlat_tables.mk 22f85f37d4SNina Wu 23f85f37d4SNina WuPLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES} \ 24f85f37d4SNina Wu ${XLAT_TABLES_LIB_SRCS} \ 25f85f37d4SNina Wu plat/common/aarch64/crash_console_helpers.S \ 26f85f37d4SNina Wu plat/common/plat_psci_common.c 27f85f37d4SNina Wu 28f85f37d4SNina WuBL31_SOURCES += common/desc_image_load.c \ 2995cc8894SNina Wu drivers/delay_timer/delay_timer.c \ 3095cc8894SNina Wu drivers/delay_timer/generic_delay_timer.c \ 31f85f37d4SNina Wu drivers/ti/uart/aarch64/16550_console.S \ 32054af8f2SPo Xu drivers/gpio/gpio.c \ 33f85f37d4SNina Wu lib/bl_aux_params/bl_aux_params.c \ 34f85f37d4SNina Wu lib/cpus/aarch64/cortex_a55.S \ 35f85f37d4SNina Wu lib/cpus/aarch64/cortex_a76.S \ 36f85f37d4SNina Wu plat/common/plat_gicv3.c \ 37*cbd6331bSHsin-Hsiung Wang ${MTK_PLAT}/common/drivers/pmic_wrap/pmic_wrap_init_v2.c \ 38f85f37d4SNina Wu ${MTK_PLAT}/common/mtk_plat_common.c \ 39f85f37d4SNina Wu ${MTK_PLAT}/common/params_setup.c \ 40f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/platform_common.c \ 41f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/plat_helpers.S \ 42f85f37d4SNina Wu ${MTK_PLAT_SOC}/bl31_plat_setup.c \ 43*cbd6331bSHsin-Hsiung Wang ${MTK_PLAT_SOC}/drivers/pmic/pmic.c \ 44f85f37d4SNina Wu ${MTK_PLAT_SOC}/plat_pm.c \ 4574f72b13SGreta Zhang ${MTK_PLAT_SOC}/plat_topology.c \ 46054af8f2SPo Xu ${MTK_PLAT_SOC}/plat_mt_gic.c \ 47b6cec337Sgtk_pangao ${MTK_PLAT_SOC}/plat_mt_cirq.c \ 484a128018SDehui Sun ${MTK_PLAT_SOC}/drivers/gpio/mtgpio.c \ 49271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm.c \ 50271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm_cpc.c \ 51271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_mcdi.c \ 523d1e536eSJames Liao ${MTK_PLAT_SOC}/drivers/spmc/mtspmc.c \ 534a128018SDehui Sun ${MTK_PLAT_SOC}/drivers/timer/mt_timer.c 54f85f37d4SNina Wu 55f85f37d4SNina Wu# Configs for A76 and A55 56f85f37d4SNina WuHW_ASSISTED_COHERENCY := 1 57f85f37d4SNina WuUSE_COHERENT_MEM := 0 58f85f37d4SNina WuCTX_INCLUDE_AARCH32_REGS := 0 59f85f37d4SNina Wu 60f85f37d4SNina Wu# indicate the reset vector address can be programmed 61f85f37d4SNina WuPROGRAMMABLE_RESET_ADDRESS := 1 62f85f37d4SNina Wu 63f85f37d4SNina WuCOLD_BOOT_SINGLE_CPU := 1 64f85f37d4SNina Wu 65f85f37d4SNina WuMACH_MT8192 := 1 66f85f37d4SNina Wu$(eval $(call add_define,MACH_MT8192)) 67f85f37d4SNina Wu 68f85f37d4SNina Wuinclude lib/coreboot/coreboot.mk 69f85f37d4SNina Wu 70