1f85f37d4SNina Wu# 2f85f37d4SNina Wu# Copyright (c) 2020, MediaTek Inc. All rights reserved. 3f85f37d4SNina Wu# 4f85f37d4SNina Wu# SPDX-License-Identifier: BSD-3-Clause 5f85f37d4SNina Wu# 6f85f37d4SNina Wu 7f85f37d4SNina WuMTK_PLAT := plat/mediatek 8f85f37d4SNina WuMTK_PLAT_SOC := ${MTK_PLAT}/${PLAT} 9f85f37d4SNina Wu 10f85f37d4SNina WuPLAT_INCLUDES := -I${MTK_PLAT}/common/ \ 11054af8f2SPo Xu -I${MTK_PLAT_SOC}/include/ \ 12054af8f2SPo Xu -I${MTK_PLAT_SOC}/drivers/ \ 1343d7bbccSNina Wu -I${MTK_PLAT_SOC}/drivers/dcm \ 1442f2fa82SXi Chen -I${MTK_PLAT_SOC}/drivers/emi_mpu/ \ 154a128018SDehui Sun -I${MTK_PLAT_SOC}/drivers/gpio/ \ 16271d9497SJames Liao -I${MTK_PLAT_SOC}/drivers/mcdi/ \ 17cbd6331bSHsin-Hsiung Wang -I${MTK_PLAT_SOC}/drivers/pmic/ \ 188709c939Selly.chiang -I${MTK_PLAT_SOC}/drivers/ptp3/ \ 19*b686d330SYuchen Huang -I${MTK_PLAT_SOC}/drivers/rtc/ \ 203d1e536eSJames Liao -I${MTK_PLAT_SOC}/drivers/spmc/ \ 21bb28dc7aSYuchen Huang -I${MTK_PLAT_SOC}/drivers/timer/ \ 22bb28dc7aSYuchen Huang -I${MTK_PLAT_SOC}/drivers/uart/ 23f85f37d4SNina Wu 2474f72b13SGreta ZhangGICV3_SUPPORT_GIC600 := 1 25f85f37d4SNina Wuinclude drivers/arm/gic/v3/gicv3.mk 26f85f37d4SNina Wuinclude lib/xlat_tables_v2/xlat_tables.mk 27f85f37d4SNina Wu 28f85f37d4SNina WuPLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES} \ 29f85f37d4SNina Wu ${XLAT_TABLES_LIB_SRCS} \ 30f85f37d4SNina Wu plat/common/aarch64/crash_console_helpers.S \ 31f85f37d4SNina Wu plat/common/plat_psci_common.c 32f85f37d4SNina Wu 33f85f37d4SNina WuBL31_SOURCES += common/desc_image_load.c \ 3495cc8894SNina Wu drivers/delay_timer/delay_timer.c \ 3595cc8894SNina Wu drivers/delay_timer/generic_delay_timer.c \ 36f85f37d4SNina Wu drivers/ti/uart/aarch64/16550_console.S \ 37054af8f2SPo Xu drivers/gpio/gpio.c \ 38f85f37d4SNina Wu lib/bl_aux_params/bl_aux_params.c \ 39f85f37d4SNina Wu lib/cpus/aarch64/cortex_a55.S \ 40f85f37d4SNina Wu lib/cpus/aarch64/cortex_a76.S \ 41f85f37d4SNina Wu plat/common/plat_gicv3.c \ 42cbd6331bSHsin-Hsiung Wang ${MTK_PLAT}/common/drivers/pmic_wrap/pmic_wrap_init_v2.c \ 43*b686d330SYuchen Huang ${MTK_PLAT}/common/drivers/rtc/rtc_common.c \ 44bb28dc7aSYuchen Huang ${MTK_PLAT}/common/drivers/uart/uart.c \ 45f85f37d4SNina Wu ${MTK_PLAT}/common/mtk_plat_common.c \ 46189f038fSNina Wu ${MTK_PLAT}/common/mtk_sip_svc.c \ 47f85f37d4SNina Wu ${MTK_PLAT}/common/params_setup.c \ 48f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/platform_common.c \ 49f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/plat_helpers.S \ 50f85f37d4SNina Wu ${MTK_PLAT_SOC}/bl31_plat_setup.c \ 51cbd6331bSHsin-Hsiung Wang ${MTK_PLAT_SOC}/drivers/pmic/pmic.c \ 52*b686d330SYuchen Huang ${MTK_PLAT_SOC}/drivers/rtc/rtc.c \ 53f85f37d4SNina Wu ${MTK_PLAT_SOC}/plat_pm.c \ 5474f72b13SGreta Zhang ${MTK_PLAT_SOC}/plat_topology.c \ 55054af8f2SPo Xu ${MTK_PLAT_SOC}/plat_mt_gic.c \ 56b6cec337Sgtk_pangao ${MTK_PLAT_SOC}/plat_mt_cirq.c \ 57189f038fSNina Wu ${MTK_PLAT_SOC}/plat_sip_calls.c \ 5843d7bbccSNina Wu ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm.c \ 5943d7bbccSNina Wu ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm_utils.c \ 6042f2fa82SXi Chen ${MTK_PLAT_SOC}/drivers/emi_mpu/emi_mpu.c \ 614a128018SDehui Sun ${MTK_PLAT_SOC}/drivers/gpio/mtgpio.c \ 62271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm.c \ 63271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm_cpc.c \ 64271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_mcdi.c \ 658709c939Selly.chiang ${MTK_PLAT_SOC}/drivers/ptp3/mtk_ptp3_main.c \ 663d1e536eSJames Liao ${MTK_PLAT_SOC}/drivers/spmc/mtspmc.c \ 674a128018SDehui Sun ${MTK_PLAT_SOC}/drivers/timer/mt_timer.c 68f85f37d4SNina Wu 69f85f37d4SNina Wu# Configs for A76 and A55 70f85f37d4SNina WuHW_ASSISTED_COHERENCY := 1 71f85f37d4SNina WuUSE_COHERENT_MEM := 0 72f85f37d4SNina WuCTX_INCLUDE_AARCH32_REGS := 0 73f85f37d4SNina Wu 74f85f37d4SNina Wu# indicate the reset vector address can be programmed 75f85f37d4SNina WuPROGRAMMABLE_RESET_ADDRESS := 1 76f85f37d4SNina Wu 77f85f37d4SNina WuCOLD_BOOT_SINGLE_CPU := 1 78f85f37d4SNina Wu 79f85f37d4SNina WuMACH_MT8192 := 1 80f85f37d4SNina Wu$(eval $(call add_define,MACH_MT8192)) 81f85f37d4SNina Wu 82f85f37d4SNina Wuinclude lib/coreboot/coreboot.mk 83f85f37d4SNina Wu 84