1f85f37d4SNina Wu# 2f85f37d4SNina Wu# Copyright (c) 2020, MediaTek Inc. All rights reserved. 3f85f37d4SNina Wu# 4f85f37d4SNina Wu# SPDX-License-Identifier: BSD-3-Clause 5f85f37d4SNina Wu# 6f85f37d4SNina Wu 7f85f37d4SNina WuMTK_PLAT := plat/mediatek 8f85f37d4SNina WuMTK_PLAT_SOC := ${MTK_PLAT}/${PLAT} 9f85f37d4SNina Wu 10f85f37d4SNina WuPLAT_INCLUDES := -I${MTK_PLAT}/common/ \ 11f85f37d4SNina Wu -I${MTK_PLAT_SOC}/include/ 12f85f37d4SNina Wu 13*74f72b13SGreta ZhangGICV3_SUPPORT_GIC600 := 1 14f85f37d4SNina Wuinclude drivers/arm/gic/v3/gicv3.mk 15f85f37d4SNina Wuinclude lib/xlat_tables_v2/xlat_tables.mk 16f85f37d4SNina Wu 17f85f37d4SNina WuPLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES} \ 18f85f37d4SNina Wu ${XLAT_TABLES_LIB_SRCS} \ 19f85f37d4SNina Wu plat/common/aarch64/crash_console_helpers.S \ 20f85f37d4SNina Wu plat/common/plat_psci_common.c 21f85f37d4SNina Wu 22f85f37d4SNina WuBL31_SOURCES += common/desc_image_load.c \ 23f85f37d4SNina Wu drivers/ti/uart/aarch64/16550_console.S \ 24f85f37d4SNina Wu lib/bl_aux_params/bl_aux_params.c \ 25f85f37d4SNina Wu lib/cpus/aarch64/cortex_a55.S \ 26f85f37d4SNina Wu lib/cpus/aarch64/cortex_a76.S \ 27f85f37d4SNina Wu plat/common/plat_gicv3.c \ 28f85f37d4SNina Wu ${MTK_PLAT}/common/mtk_plat_common.c \ 29f85f37d4SNina Wu ${MTK_PLAT}/common/params_setup.c \ 30f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/platform_common.c \ 31f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/plat_helpers.S \ 32f85f37d4SNina Wu ${MTK_PLAT_SOC}/bl31_plat_setup.c \ 33f85f37d4SNina Wu ${MTK_PLAT_SOC}/plat_pm.c \ 34*74f72b13SGreta Zhang ${MTK_PLAT_SOC}/plat_topology.c \ 35*74f72b13SGreta Zhang ${MTK_PLAT_SOC}/plat_mt_gic.c 36f85f37d4SNina Wu 37f85f37d4SNina Wu 38f85f37d4SNina Wu# Configs for A76 and A55 39f85f37d4SNina WuHW_ASSISTED_COHERENCY := 1 40f85f37d4SNina WuUSE_COHERENT_MEM := 0 41f85f37d4SNina WuCTX_INCLUDE_AARCH32_REGS := 0 42f85f37d4SNina Wu 43f85f37d4SNina Wu# indicate the reset vector address can be programmed 44f85f37d4SNina WuPROGRAMMABLE_RESET_ADDRESS := 1 45f85f37d4SNina Wu 46f85f37d4SNina WuCOLD_BOOT_SINGLE_CPU := 1 47f85f37d4SNina Wu 48f85f37d4SNina WuMACH_MT8192 := 1 49f85f37d4SNina Wu$(eval $(call add_define,MACH_MT8192)) 50f85f37d4SNina Wu 51f85f37d4SNina Wuinclude lib/coreboot/coreboot.mk 52f85f37d4SNina Wu 53