1f85f37d4SNina Wu# 2*22090026SGavin Liu# Copyright (c) 2020-2025, MediaTek Inc. All rights reserved. 3f85f37d4SNina Wu# 4f85f37d4SNina Wu# SPDX-License-Identifier: BSD-3-Clause 5f85f37d4SNina Wu# 6f85f37d4SNina Wu 7f85f37d4SNina WuMTK_PLAT := plat/mediatek 8f85f37d4SNina WuMTK_PLAT_SOC := ${MTK_PLAT}/${PLAT} 9f85f37d4SNina Wu 10f85f37d4SNina WuPLAT_INCLUDES := -I${MTK_PLAT}/common/ \ 11*22090026SGavin Liu -I${MTK_PLAT}/common/include \ 12cc76896dSRex-BC Chen -I${MTK_PLAT}/drivers/cirq/ \ 133374752fSBo-Chen Chen -I${MTK_PLAT}/drivers/gic600/ \ 143374752fSBo-Chen Chen -I${MTK_PLAT}/drivers/gpio/ \ 1580fa7584SBo-Chen Chen -I${MTK_PLAT}/drivers/pmic/ \ 16ca93b018SBo-Chen Chen -I${MTK_PLAT}/drivers/pmic_wrap/ \ 173374752fSBo-Chen Chen -I${MTK_PLAT}/drivers/rtc/ \ 183374752fSBo-Chen Chen -I${MTK_PLAT}/drivers/timer/ \ 193374752fSBo-Chen Chen -I${MTK_PLAT}/drivers/uart/ \ 202f3f5939SLeon Chen -I${MTK_PLAT}/include/ \ 211c5fc9a2SLiju-Clr Chen -I${MTK_PLAT}/include/lpm/ \ 22054af8f2SPo Xu -I${MTK_PLAT_SOC}/include/ \ 23054af8f2SPo Xu -I${MTK_PLAT_SOC}/drivers/ \ 24ca4c0c2eSFlora Fu -I${MTK_PLAT_SOC}/drivers/apusys/ \ 2543d7bbccSNina Wu -I${MTK_PLAT_SOC}/drivers/dcm \ 266b822d49SNina Wu -I${MTK_PLAT_SOC}/drivers/devapc \ 275183e637SRex-BC Chen -I${MTK_PLAT_SOC}/drivers/dfd \ 2842f2fa82SXi Chen -I${MTK_PLAT_SOC}/drivers/emi_mpu/ \ 294a128018SDehui Sun -I${MTK_PLAT_SOC}/drivers/gpio/ \ 30271d9497SJames Liao -I${MTK_PLAT_SOC}/drivers/mcdi/ \ 31cbd6331bSHsin-Hsiung Wang -I${MTK_PLAT_SOC}/drivers/pmic/ \ 328709c939Selly.chiang -I${MTK_PLAT_SOC}/drivers/ptp3/ \ 3346946036SYidi Lin -I${MTK_PLAT_SOC}/drivers/spmc/ 34f85f37d4SNina Wu 3574f72b13SGreta ZhangGICV3_SUPPORT_GIC600 := 1 36f85f37d4SNina Wuinclude drivers/arm/gic/v3/gicv3.mk 37f85f37d4SNina Wuinclude lib/xlat_tables_v2/xlat_tables.mk 38f85f37d4SNina Wu 39f85f37d4SNina WuPLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES} \ 40f85f37d4SNina Wu ${XLAT_TABLES_LIB_SRCS} \ 41f85f37d4SNina Wu plat/common/aarch64/crash_console_helpers.S \ 42f85f37d4SNina Wu plat/common/plat_psci_common.c 43f85f37d4SNina Wu 44f85f37d4SNina WuBL31_SOURCES += common/desc_image_load.c \ 4595cc8894SNina Wu drivers/delay_timer/delay_timer.c \ 4695cc8894SNina Wu drivers/delay_timer/generic_delay_timer.c \ 47f85f37d4SNina Wu drivers/ti/uart/aarch64/16550_console.S \ 48054af8f2SPo Xu drivers/gpio/gpio.c \ 49f85f37d4SNina Wu lib/bl_aux_params/bl_aux_params.c \ 50f85f37d4SNina Wu lib/cpus/aarch64/cortex_a55.S \ 51f85f37d4SNina Wu lib/cpus/aarch64/cortex_a76.S \ 52f85f37d4SNina Wu plat/common/plat_gicv3.c \ 53f85f37d4SNina Wu ${MTK_PLAT}/common/mtk_plat_common.c \ 54189f038fSNina Wu ${MTK_PLAT}/common/mtk_sip_svc.c \ 55f85f37d4SNina Wu ${MTK_PLAT}/common/params_setup.c \ 56cd7890d7SBo-Chen Chen ${MTK_PLAT}/common/lpm/mt_lp_rm.c \ 57cc76896dSRex-BC Chen ${MTK_PLAT}/drivers/cirq/mt_cirq.c \ 583374752fSBo-Chen Chen ${MTK_PLAT}/drivers/gic600/mt_gic_v3.c \ 593374752fSBo-Chen Chen ${MTK_PLAT}/drivers/gpio/mtgpio_common.c \ 6080fa7584SBo-Chen Chen ${MTK_PLAT}/drivers/pmic/pmic.c \ 613374752fSBo-Chen Chen ${MTK_PLAT}/drivers/pmic_wrap/pmic_wrap_init_v2.c \ 623374752fSBo-Chen Chen ${MTK_PLAT}/drivers/rtc/rtc_common.c \ 633374752fSBo-Chen Chen ${MTK_PLAT}/drivers/rtc/rtc_mt6359p.c \ 643374752fSBo-Chen Chen ${MTK_PLAT}/drivers/timer/mt_timer.c \ 653374752fSBo-Chen Chen ${MTK_PLAT}/drivers/uart/uart.c \ 66f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/platform_common.c \ 67f85f37d4SNina Wu ${MTK_PLAT_SOC}/aarch64/plat_helpers.S \ 68f85f37d4SNina Wu ${MTK_PLAT_SOC}/bl31_plat_setup.c \ 69f85f37d4SNina Wu ${MTK_PLAT_SOC}/plat_pm.c \ 7074f72b13SGreta Zhang ${MTK_PLAT_SOC}/plat_topology.c \ 71189f038fSNina Wu ${MTK_PLAT_SOC}/plat_sip_calls.c \ 72ca4c0c2eSFlora Fu ${MTK_PLAT_SOC}/drivers/apusys/mtk_apusys.c \ 73f46e1f18SFlora Fu ${MTK_PLAT_SOC}/drivers/apusys/mtk_apusys_apc.c \ 7443d7bbccSNina Wu ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm.c \ 7543d7bbccSNina Wu ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm_utils.c \ 766b822d49SNina Wu ${MTK_PLAT_SOC}/drivers/devapc/devapc.c \ 775183e637SRex-BC Chen ${MTK_PLAT_SOC}/drivers/dfd/plat_dfd.c \ 7842f2fa82SXi Chen ${MTK_PLAT_SOC}/drivers/emi_mpu/emi_mpu.c \ 794a128018SDehui Sun ${MTK_PLAT_SOC}/drivers/gpio/mtgpio.c \ 80271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm.c \ 81271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm_cpc.c \ 82df60025fSRoger Lu ${MTK_PLAT_SOC}/drivers/mcdi/mt_lp_irqremain.c \ 83271d9497SJames Liao ${MTK_PLAT_SOC}/drivers/mcdi/mt_mcdi.c \ 848709c939Selly.chiang ${MTK_PLAT_SOC}/drivers/ptp3/mtk_ptp3_main.c \ 8546946036SYidi Lin ${MTK_PLAT_SOC}/drivers/spmc/mtspmc.c 86f85f37d4SNina Wu 87ebb44440SRoger Lu# Build SPM drivers 88ebb44440SRoger Luinclude ${MTK_PLAT_SOC}/drivers/spm/build.mk 89ebb44440SRoger Lu 90f85f37d4SNina Wu# Configs for A76 and A55 91f85f37d4SNina WuHW_ASSISTED_COHERENCY := 1 92f85f37d4SNina WuUSE_COHERENT_MEM := 0 93f85f37d4SNina WuCTX_INCLUDE_AARCH32_REGS := 0 94f85f37d4SNina Wu 95f85f37d4SNina Wu# indicate the reset vector address can be programmed 96f85f37d4SNina WuPROGRAMMABLE_RESET_ADDRESS := 1 97f85f37d4SNina Wu 98f85f37d4SNina WuCOLD_BOOT_SINGLE_CPU := 1 99f85f37d4SNina Wu 100f85f37d4SNina WuMACH_MT8192 := 1 101f85f37d4SNina Wu$(eval $(call add_define,MACH_MT8192)) 102f85f37d4SNina Wu 103f85f37d4SNina Wuinclude lib/coreboot/coreboot.mk 104f85f37d4SNina Wu 105