xref: /rk3399_ARM-atf/plat/mediatek/mt8192/platform.mk (revision 43d7bbcc6c4e2d14dbab0dac9bf94026c504c4f8)
1f85f37d4SNina Wu#
2f85f37d4SNina Wu# Copyright (c) 2020, MediaTek Inc. All rights reserved.
3f85f37d4SNina Wu#
4f85f37d4SNina Wu# SPDX-License-Identifier: BSD-3-Clause
5f85f37d4SNina Wu#
6f85f37d4SNina Wu
7f85f37d4SNina WuMTK_PLAT      := plat/mediatek
8f85f37d4SNina WuMTK_PLAT_SOC  := ${MTK_PLAT}/${PLAT}
9f85f37d4SNina Wu
10f85f37d4SNina WuPLAT_INCLUDES := -I${MTK_PLAT}/common/                            \
11054af8f2SPo Xu                 -I${MTK_PLAT_SOC}/include/                       \
12054af8f2SPo Xu                 -I${MTK_PLAT_SOC}/drivers/                       \
13*43d7bbccSNina Wu                 -I${MTK_PLAT_SOC}/drivers/dcm                    \
144a128018SDehui Sun                 -I${MTK_PLAT_SOC}/drivers/gpio/                  \
15271d9497SJames Liao                 -I${MTK_PLAT_SOC}/drivers/mcdi/                  \
16cbd6331bSHsin-Hsiung Wang                 -I${MTK_PLAT_SOC}/drivers/pmic/                  \
178709c939Selly.chiang                 -I${MTK_PLAT_SOC}/drivers/ptp3/                  \
183d1e536eSJames Liao                 -I${MTK_PLAT_SOC}/drivers/spmc/                  \
19bb28dc7aSYuchen Huang                 -I${MTK_PLAT_SOC}/drivers/timer/                 \
20bb28dc7aSYuchen Huang                 -I${MTK_PLAT_SOC}/drivers/uart/
21f85f37d4SNina Wu
2274f72b13SGreta ZhangGICV3_SUPPORT_GIC600        :=      1
23f85f37d4SNina Wuinclude drivers/arm/gic/v3/gicv3.mk
24f85f37d4SNina Wuinclude lib/xlat_tables_v2/xlat_tables.mk
25f85f37d4SNina Wu
26f85f37d4SNina WuPLAT_BL_COMMON_SOURCES := ${GICV3_SOURCES}                              \
27f85f37d4SNina Wu                          ${XLAT_TABLES_LIB_SRCS}                       \
28f85f37d4SNina Wu                          plat/common/aarch64/crash_console_helpers.S   \
29f85f37d4SNina Wu                          plat/common/plat_psci_common.c
30f85f37d4SNina Wu
31f85f37d4SNina WuBL31_SOURCES    += common/desc_image_load.c                              \
3295cc8894SNina Wu                   drivers/delay_timer/delay_timer.c                     \
3395cc8894SNina Wu                   drivers/delay_timer/generic_delay_timer.c             \
34f85f37d4SNina Wu                   drivers/ti/uart/aarch64/16550_console.S               \
35054af8f2SPo Xu                   drivers/gpio/gpio.c                                   \
36f85f37d4SNina Wu                   lib/bl_aux_params/bl_aux_params.c                     \
37f85f37d4SNina Wu                   lib/cpus/aarch64/cortex_a55.S                         \
38f85f37d4SNina Wu                   lib/cpus/aarch64/cortex_a76.S                         \
39f85f37d4SNina Wu                   plat/common/plat_gicv3.c                              \
40cbd6331bSHsin-Hsiung Wang                   ${MTK_PLAT}/common/drivers/pmic_wrap/pmic_wrap_init_v2.c \
41bb28dc7aSYuchen Huang                   ${MTK_PLAT}/common/drivers/uart/uart.c                \
42f85f37d4SNina Wu                   ${MTK_PLAT}/common/mtk_plat_common.c                  \
43189f038fSNina Wu                   ${MTK_PLAT}/common/mtk_sip_svc.c                      \
44f85f37d4SNina Wu                   ${MTK_PLAT}/common/params_setup.c                     \
45f85f37d4SNina Wu                   ${MTK_PLAT_SOC}/aarch64/platform_common.c             \
46f85f37d4SNina Wu                   ${MTK_PLAT_SOC}/aarch64/plat_helpers.S                \
47f85f37d4SNina Wu                   ${MTK_PLAT_SOC}/bl31_plat_setup.c                     \
48cbd6331bSHsin-Hsiung Wang                   ${MTK_PLAT_SOC}/drivers/pmic/pmic.c                   \
49f85f37d4SNina Wu                   ${MTK_PLAT_SOC}/plat_pm.c                             \
5074f72b13SGreta Zhang                   ${MTK_PLAT_SOC}/plat_topology.c                       \
51054af8f2SPo Xu                   ${MTK_PLAT_SOC}/plat_mt_gic.c                         \
52b6cec337Sgtk_pangao                   ${MTK_PLAT_SOC}/plat_mt_cirq.c                        \
53189f038fSNina Wu                   ${MTK_PLAT_SOC}/plat_sip_calls.c                      \
54*43d7bbccSNina Wu                   ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm.c                 \
55*43d7bbccSNina Wu                   ${MTK_PLAT_SOC}/drivers/dcm/mtk_dcm_utils.c           \
564a128018SDehui Sun                   ${MTK_PLAT_SOC}/drivers/gpio/mtgpio.c                 \
57271d9497SJames Liao                   ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm.c              \
58271d9497SJames Liao                   ${MTK_PLAT_SOC}/drivers/mcdi/mt_cpu_pm_cpc.c          \
59271d9497SJames Liao                   ${MTK_PLAT_SOC}/drivers/mcdi/mt_mcdi.c                \
608709c939Selly.chiang                   ${MTK_PLAT_SOC}/drivers/ptp3/mtk_ptp3_main.c          \
613d1e536eSJames Liao                   ${MTK_PLAT_SOC}/drivers/spmc/mtspmc.c                 \
624a128018SDehui Sun                   ${MTK_PLAT_SOC}/drivers/timer/mt_timer.c
63f85f37d4SNina Wu
64f85f37d4SNina Wu# Configs for A76 and A55
65f85f37d4SNina WuHW_ASSISTED_COHERENCY := 1
66f85f37d4SNina WuUSE_COHERENT_MEM := 0
67f85f37d4SNina WuCTX_INCLUDE_AARCH32_REGS := 0
68f85f37d4SNina Wu
69f85f37d4SNina Wu# indicate the reset vector address can be programmed
70f85f37d4SNina WuPROGRAMMABLE_RESET_ADDRESS := 1
71f85f37d4SNina Wu
72f85f37d4SNina WuCOLD_BOOT_SINGLE_CPU := 1
73f85f37d4SNina Wu
74f85f37d4SNina WuMACH_MT8192 := 1
75f85f37d4SNina Wu$(eval $(call add_define,MACH_MT8192))
76f85f37d4SNina Wu
77f85f37d4SNina Wuinclude lib/coreboot/coreboot.mk
78f85f37d4SNina Wu
79