xref: /rk3399_ARM-atf/plat/mediatek/mt8192/plat_pm.c (revision df60025fe23c75de95f5f042bb68cc324bc7f075)
1f85f37d4SNina Wu /*
2f85f37d4SNina Wu  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3f85f37d4SNina Wu  *
4f85f37d4SNina Wu  * SPDX-License-Identifier: BSD-3-Clause
5f85f37d4SNina Wu  */
6f85f37d4SNina Wu 
7f85f37d4SNina Wu /* common headers */
882c00c2fSJames Liao #include <assert.h>
982c00c2fSJames Liao 
100f408247SNina Wu #include <arch_helpers.h>
110f408247SNina Wu #include <common/debug.h>
120f408247SNina Wu #include <drivers/gpio.h>
13f85f37d4SNina Wu #include <lib/psci/psci.h>
14f85f37d4SNina Wu 
1582c00c2fSJames Liao /* platform specific headers */
1682c00c2fSJames Liao #include <mt_gic_v3.h>
178709c939Selly.chiang #include <mtk_ptp3_common.h>
1882c00c2fSJames Liao #include <mtspmc.h>
1982c00c2fSJames Liao #include <plat/common/platform.h>
2082c00c2fSJames Liao #include <plat_mtk_lpm.h>
210f408247SNina Wu #include <plat_params.h>
2282c00c2fSJames Liao #include <plat_pm.h>
2326f3dbe2SHsin-Hsiung Wang #include <pmic.h>
24b686d330SYuchen Huang #include <rtc.h>
25f85f37d4SNina Wu 
2682c00c2fSJames Liao /*
2782c00c2fSJames Liao  * Cluster state request:
2882c00c2fSJames Liao  * [0] : The CPU requires cluster power down
2982c00c2fSJames Liao  * [1] : The CPU requires cluster power on
3082c00c2fSJames Liao  */
3182c00c2fSJames Liao #define coordinate_cluster(onoff)	write_clusterpwrdn_el1(onoff)
3282c00c2fSJames Liao #define coordinate_cluster_pwron()	coordinate_cluster(1)
3382c00c2fSJames Liao #define coordinate_cluster_pwroff()	coordinate_cluster(0)
3482c00c2fSJames Liao 
3582c00c2fSJames Liao /* platform secure entry point */
3682c00c2fSJames Liao static uintptr_t secure_entrypoint;
3782c00c2fSJames Liao /* per-CPU power state */
3882c00c2fSJames Liao static unsigned int plat_power_state[PLATFORM_CORE_COUNT];
3982c00c2fSJames Liao 
4082c00c2fSJames Liao /* platform CPU power domain - ops */
4182c00c2fSJames Liao static const struct mt_lpm_tz *plat_mt_pm;
4282c00c2fSJames Liao 
4382c00c2fSJames Liao #define plat_mt_pm_invoke(_name, _cpu, _state) ({ \
4482c00c2fSJames Liao 	int ret = -1; \
4582c00c2fSJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
4682c00c2fSJames Liao 		ret = plat_mt_pm->_name(_cpu, _state); \
4782c00c2fSJames Liao 	} \
4882c00c2fSJames Liao 	ret; })
4982c00c2fSJames Liao 
5082c00c2fSJames Liao #define plat_mt_pm_invoke_no_check(_name, _cpu, _state) ({ \
5182c00c2fSJames Liao 	if (plat_mt_pm != NULL && plat_mt_pm->_name != NULL) { \
5282c00c2fSJames Liao 		(void) plat_mt_pm->_name(_cpu, _state); \
5382c00c2fSJames Liao 	} \
5482c00c2fSJames Liao 	})
5582c00c2fSJames Liao 
5682c00c2fSJames Liao /*
5782c00c2fSJames Liao  * Common MTK_platform operations to power on/off a
5882c00c2fSJames Liao  * CPU in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
5982c00c2fSJames Liao  */
6082c00c2fSJames Liao 
6182c00c2fSJames Liao static void plat_cpu_pwrdwn_common(unsigned int cpu,
6282c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
6382c00c2fSJames Liao {
6482c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
6582c00c2fSJames Liao 
6682c00c2fSJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_dwn, cpu, state);
6782c00c2fSJames Liao 
6882c00c2fSJames Liao 	if ((psci_get_pstate_pwrlvl(req_pstate) >= MTK_AFFLVL_CLUSTER) ||
6982c00c2fSJames Liao 			(req_pstate == 0U)) { /* hotplug off */
7082c00c2fSJames Liao 		coordinate_cluster_pwroff();
7182c00c2fSJames Liao 	}
7282c00c2fSJames Liao 
7382c00c2fSJames Liao 	/* Prevent interrupts from spuriously waking up this CPU */
7482c00c2fSJames Liao 	mt_gic_rdistif_save();
7582c00c2fSJames Liao 	gicv3_cpuif_disable(cpu);
7682c00c2fSJames Liao 	gicv3_rdistif_off(cpu);
778709c939Selly.chiang 	/* PTP3 config */
788709c939Selly.chiang 	ptp3_deinit(cpu);
7982c00c2fSJames Liao }
8082c00c2fSJames Liao 
8182c00c2fSJames Liao static void plat_cpu_pwron_common(unsigned int cpu,
8282c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
8382c00c2fSJames Liao {
8482c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
8582c00c2fSJames Liao 
8682c00c2fSJames Liao 	plat_mt_pm_invoke_no_check(pwr_cpu_on, cpu, state);
8782c00c2fSJames Liao 
8882c00c2fSJames Liao 	coordinate_cluster_pwron();
8982c00c2fSJames Liao 
9082c00c2fSJames Liao 	/*
9182c00c2fSJames Liao 	 * If mcusys does power down before then restore
9282c00c2fSJames Liao 	 * all CPUs' GIC Redistributors
9382c00c2fSJames Liao 	 */
9482c00c2fSJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
9582c00c2fSJames Liao 		mt_gic_rdistif_restore_all();
9682c00c2fSJames Liao 	} else {
97*df60025fSRoger Lu 		gicv3_rdistif_on(cpu);
98*df60025fSRoger Lu 		gicv3_cpuif_enable(cpu);
99*df60025fSRoger Lu 		mt_gic_rdistif_init();
10082c00c2fSJames Liao 		mt_gic_rdistif_restore();
10182c00c2fSJames Liao 	}
1028709c939Selly.chiang 
1038709c939Selly.chiang 	/* PTP3 config */
1048709c939Selly.chiang 	ptp3_init(cpu);
10582c00c2fSJames Liao }
10682c00c2fSJames Liao 
10782c00c2fSJames Liao /*
10882c00c2fSJames Liao  * Common MTK_platform operations to power on/off a
10982c00c2fSJames Liao  * cluster in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
11082c00c2fSJames Liao  */
11182c00c2fSJames Liao 
11282c00c2fSJames Liao static void plat_cluster_pwrdwn_common(unsigned int cpu,
11382c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
11482c00c2fSJames Liao {
11582c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
11682c00c2fSJames Liao 
11782c00c2fSJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_dwn, cpu, state) != 0) {
11882c00c2fSJames Liao 		coordinate_cluster_pwron();
11982c00c2fSJames Liao 
12082c00c2fSJames Liao 		/* TODO: return on fail.
12182c00c2fSJames Liao 		 *       Add a 'return' here before adding any code following
12282c00c2fSJames Liao 		 *       the if-block.
12382c00c2fSJames Liao 		 */
12482c00c2fSJames Liao 	}
12582c00c2fSJames Liao }
12682c00c2fSJames Liao 
12782c00c2fSJames Liao static void plat_cluster_pwron_common(unsigned int cpu,
12882c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
12982c00c2fSJames Liao {
13082c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
13182c00c2fSJames Liao 
13282c00c2fSJames Liao 	if (plat_mt_pm_invoke(pwr_cluster_on, cpu, state) != 0) {
13382c00c2fSJames Liao 		/* TODO: return on fail.
13482c00c2fSJames Liao 		 *       Add a 'return' here before adding any code following
13582c00c2fSJames Liao 		 *       the if-block.
13682c00c2fSJames Liao 		 */
13782c00c2fSJames Liao 	}
13882c00c2fSJames Liao }
13982c00c2fSJames Liao 
14082c00c2fSJames Liao /*
14182c00c2fSJames Liao  * Common MTK_platform operations to power on/off a
14282c00c2fSJames Liao  * mcusys in response to a CPU_ON, CPU_OFF or CPU_SUSPEND request.
14382c00c2fSJames Liao  */
14482c00c2fSJames Liao 
14582c00c2fSJames Liao static void plat_mcusys_pwrdwn_common(unsigned int cpu,
14682c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
14782c00c2fSJames Liao {
14882c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
14982c00c2fSJames Liao 
15082c00c2fSJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_dwn, cpu, state) != 0) {
15182c00c2fSJames Liao 		return;		/* return on fail */
15282c00c2fSJames Liao 	}
15382c00c2fSJames Liao 
15482c00c2fSJames Liao 	mt_gic_distif_save();
15582c00c2fSJames Liao 	gic_sgi_save_all();
15682c00c2fSJames Liao }
15782c00c2fSJames Liao 
15882c00c2fSJames Liao static void plat_mcusys_pwron_common(unsigned int cpu,
15982c00c2fSJames Liao 		const psci_power_state_t *state, unsigned int req_pstate)
16082c00c2fSJames Liao {
16182c00c2fSJames Liao 	assert(cpu == plat_my_core_pos());
16282c00c2fSJames Liao 
16382c00c2fSJames Liao 	if (plat_mt_pm_invoke(pwr_mcusys_on, cpu, state) != 0) {
16482c00c2fSJames Liao 		return;		/* return on fail */
16582c00c2fSJames Liao 	}
16682c00c2fSJames Liao 
16782c00c2fSJames Liao 	mt_gic_init();
16882c00c2fSJames Liao 	mt_gic_distif_restore();
16982c00c2fSJames Liao 	gic_sgi_restore_all();
17082c00c2fSJames Liao 
17182c00c2fSJames Liao 	plat_mt_pm_invoke_no_check(pwr_mcusys_on_finished, cpu, state);
17282c00c2fSJames Liao }
17382c00c2fSJames Liao 
17482c00c2fSJames Liao /*
17582c00c2fSJames Liao  * plat_psci_ops implementation
17682c00c2fSJames Liao  */
17782c00c2fSJames Liao 
17882c00c2fSJames Liao static void plat_cpu_standby(plat_local_state_t cpu_state)
17982c00c2fSJames Liao {
18082c00c2fSJames Liao 	uint64_t scr;
18182c00c2fSJames Liao 
18282c00c2fSJames Liao 	scr = read_scr_el3();
18382c00c2fSJames Liao 	write_scr_el3(scr | SCR_IRQ_BIT | SCR_FIQ_BIT);
18482c00c2fSJames Liao 
18582c00c2fSJames Liao 	isb();
18682c00c2fSJames Liao 	dsb();
18782c00c2fSJames Liao 	wfi();
18882c00c2fSJames Liao 
18982c00c2fSJames Liao 	write_scr_el3(scr);
19082c00c2fSJames Liao }
19182c00c2fSJames Liao 
19282c00c2fSJames Liao static int plat_power_domain_on(u_register_t mpidr)
19382c00c2fSJames Liao {
19482c00c2fSJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
19582c00c2fSJames Liao 	unsigned int cluster = 0U;
19682c00c2fSJames Liao 
19782c00c2fSJames Liao 	if (cpu >= PLATFORM_CORE_COUNT) {
19882c00c2fSJames Liao 		return PSCI_E_INVALID_PARAMS;
19982c00c2fSJames Liao 	}
20082c00c2fSJames Liao 
20182c00c2fSJames Liao 	if (!spm_get_cluster_powerstate(cluster)) {
20282c00c2fSJames Liao 		spm_poweron_cluster(cluster);
20382c00c2fSJames Liao 	}
20482c00c2fSJames Liao 
20582c00c2fSJames Liao 	/* init CPU reset arch as AARCH64 */
20682c00c2fSJames Liao 	mcucfg_init_archstate(cluster, cpu, true);
20782c00c2fSJames Liao 	mcucfg_set_bootaddr(cluster, cpu, secure_entrypoint);
20882c00c2fSJames Liao 	spm_poweron_cpu(cluster, cpu);
20982c00c2fSJames Liao 
21082c00c2fSJames Liao 	return PSCI_E_SUCCESS;
21182c00c2fSJames Liao }
21282c00c2fSJames Liao 
21382c00c2fSJames Liao static void plat_power_domain_on_finish(const psci_power_state_t *state)
21482c00c2fSJames Liao {
21582c00c2fSJames Liao 	unsigned long mpidr = read_mpidr_el1();
21682c00c2fSJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
21782c00c2fSJames Liao 
21882c00c2fSJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
21982c00c2fSJames Liao 
22082c00c2fSJames Liao 	/* Allow IRQs to wakeup this core in IDLE flow */
22182c00c2fSJames Liao 	mcucfg_enable_gic_wakeup(0U, cpu);
22282c00c2fSJames Liao 
22382c00c2fSJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
22482c00c2fSJames Liao 		plat_cluster_pwron_common(cpu, state, 0U);
22582c00c2fSJames Liao 	}
22682c00c2fSJames Liao 
22782c00c2fSJames Liao 	plat_cpu_pwron_common(cpu, state, 0U);
22882c00c2fSJames Liao }
22982c00c2fSJames Liao 
23082c00c2fSJames Liao static void plat_power_domain_off(const psci_power_state_t *state)
23182c00c2fSJames Liao {
23282c00c2fSJames Liao 	unsigned long mpidr = read_mpidr_el1();
23382c00c2fSJames Liao 	unsigned int cpu = (unsigned int)plat_core_pos_by_mpidr(mpidr);
23482c00c2fSJames Liao 
23582c00c2fSJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
23682c00c2fSJames Liao 
23782c00c2fSJames Liao 	plat_cpu_pwrdwn_common(cpu, state, 0U);
23882c00c2fSJames Liao 	spm_poweroff_cpu(0U, cpu);
23982c00c2fSJames Liao 
24082c00c2fSJames Liao 	/* prevent unintended IRQs from waking up the hot-unplugged core */
24182c00c2fSJames Liao 	mcucfg_disable_gic_wakeup(0U, cpu);
24282c00c2fSJames Liao 
24382c00c2fSJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
24482c00c2fSJames Liao 		plat_cluster_pwrdwn_common(cpu, state, 0U);
24582c00c2fSJames Liao 	}
24682c00c2fSJames Liao }
24782c00c2fSJames Liao 
24882c00c2fSJames Liao static void plat_power_domain_suspend(const psci_power_state_t *state)
24982c00c2fSJames Liao {
25082c00c2fSJames Liao 	unsigned int cpu = plat_my_core_pos();
25182c00c2fSJames Liao 
25282c00c2fSJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
25382c00c2fSJames Liao 
25482c00c2fSJames Liao 	plat_mt_pm_invoke_no_check(pwr_prompt, cpu, state);
25582c00c2fSJames Liao 
25682c00c2fSJames Liao 	/* Perform the common CPU specific operations */
25782c00c2fSJames Liao 	plat_cpu_pwrdwn_common(cpu, state, plat_power_state[cpu]);
25882c00c2fSJames Liao 
25982c00c2fSJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
26082c00c2fSJames Liao 		/* Perform the common cluster specific operations */
26182c00c2fSJames Liao 		plat_cluster_pwrdwn_common(cpu, state, plat_power_state[cpu]);
26282c00c2fSJames Liao 	}
26382c00c2fSJames Liao 
26482c00c2fSJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
26582c00c2fSJames Liao 		/* Perform the common mcusys specific operations */
26682c00c2fSJames Liao 		plat_mcusys_pwrdwn_common(cpu, state, plat_power_state[cpu]);
26782c00c2fSJames Liao 	}
26882c00c2fSJames Liao }
26982c00c2fSJames Liao 
27082c00c2fSJames Liao static void plat_power_domain_suspend_finish(const psci_power_state_t *state)
27182c00c2fSJames Liao {
27282c00c2fSJames Liao 	unsigned int cpu = plat_my_core_pos();
27382c00c2fSJames Liao 
27482c00c2fSJames Liao 	assert(cpu < PLATFORM_CORE_COUNT);
27582c00c2fSJames Liao 
27682c00c2fSJames Liao 	if (IS_MCUSYS_OFF_STATE(state)) {
27782c00c2fSJames Liao 		/* Perform the common mcusys specific operations */
27882c00c2fSJames Liao 		plat_mcusys_pwron_common(cpu, state, plat_power_state[cpu]);
27982c00c2fSJames Liao 	}
28082c00c2fSJames Liao 
28182c00c2fSJames Liao 	if (IS_CLUSTER_OFF_STATE(state)) {
28282c00c2fSJames Liao 		/* Perform the common cluster specific operations */
28382c00c2fSJames Liao 		plat_cluster_pwron_common(cpu, state, plat_power_state[cpu]);
28482c00c2fSJames Liao 	}
28582c00c2fSJames Liao 
28682c00c2fSJames Liao 	/* Perform the common CPU specific operations */
28782c00c2fSJames Liao 	plat_cpu_pwron_common(cpu, state, plat_power_state[cpu]);
28882c00c2fSJames Liao 
28982c00c2fSJames Liao 	plat_mt_pm_invoke_no_check(pwr_reflect, cpu, state);
29082c00c2fSJames Liao }
29182c00c2fSJames Liao 
29282c00c2fSJames Liao static int plat_validate_power_state(unsigned int power_state,
29382c00c2fSJames Liao 					psci_power_state_t *req_state)
29482c00c2fSJames Liao {
29582c00c2fSJames Liao 	unsigned int pstate = psci_get_pstate_type(power_state);
29682c00c2fSJames Liao 	unsigned int aff_lvl = psci_get_pstate_pwrlvl(power_state);
29782c00c2fSJames Liao 	unsigned int cpu = plat_my_core_pos();
29882c00c2fSJames Liao 
29982c00c2fSJames Liao 	if (pstate == PSTATE_TYPE_STANDBY) {
30082c00c2fSJames Liao 		req_state->pwr_domain_state[0] = PLAT_MAX_RET_STATE;
30182c00c2fSJames Liao 	} else {
30282c00c2fSJames Liao 		unsigned int i;
30382c00c2fSJames Liao 		unsigned int pstate_id = psci_get_pstate_id(power_state);
30482c00c2fSJames Liao 		plat_local_state_t s = MTK_LOCAL_STATE_OFF;
30582c00c2fSJames Liao 
30682c00c2fSJames Liao 		/* Use pstate_id to be power domain state */
30782c00c2fSJames Liao 		if (pstate_id > s) {
30882c00c2fSJames Liao 			s = (plat_local_state_t)pstate_id;
30982c00c2fSJames Liao 		}
31082c00c2fSJames Liao 
31182c00c2fSJames Liao 		for (i = 0U; i <= aff_lvl; i++) {
31282c00c2fSJames Liao 			req_state->pwr_domain_state[i] = s;
31382c00c2fSJames Liao 		}
31482c00c2fSJames Liao 	}
31582c00c2fSJames Liao 
31682c00c2fSJames Liao 	plat_power_state[cpu] = power_state;
31782c00c2fSJames Liao 	return PSCI_E_SUCCESS;
31882c00c2fSJames Liao }
31982c00c2fSJames Liao 
32082c00c2fSJames Liao static void plat_get_sys_suspend_power_state(psci_power_state_t *req_state)
32182c00c2fSJames Liao {
32282c00c2fSJames Liao 	unsigned int lv;
32382c00c2fSJames Liao 	unsigned int cpu = plat_my_core_pos();
32482c00c2fSJames Liao 
32582c00c2fSJames Liao 	for (lv = PSCI_CPU_PWR_LVL; lv <= PLAT_MAX_PWR_LVL; lv++) {
32682c00c2fSJames Liao 		req_state->pwr_domain_state[lv] = PLAT_MAX_OFF_STATE;
32782c00c2fSJames Liao 	}
32882c00c2fSJames Liao 
32982c00c2fSJames Liao 	plat_power_state[cpu] =
33082c00c2fSJames Liao 			psci_make_powerstate(
33182c00c2fSJames Liao 				MT_PLAT_PWR_STATE_SYSTEM_SUSPEND,
33282c00c2fSJames Liao 				PSTATE_TYPE_POWERDOWN, PLAT_MAX_PWR_LVL);
33382c00c2fSJames Liao 
33482c00c2fSJames Liao 	flush_dcache_range((uintptr_t)
33582c00c2fSJames Liao 			&plat_power_state[cpu],
33682c00c2fSJames Liao 			sizeof(plat_power_state[cpu]));
33782c00c2fSJames Liao }
33882c00c2fSJames Liao 
33926f3dbe2SHsin-Hsiung Wang static void __dead2 plat_mtk_system_off(void)
34026f3dbe2SHsin-Hsiung Wang {
34126f3dbe2SHsin-Hsiung Wang 	INFO("MTK System Off\n");
34226f3dbe2SHsin-Hsiung Wang 
343b686d330SYuchen Huang 	rtc_power_off_sequence();
34426f3dbe2SHsin-Hsiung Wang 	pmic_power_off();
34526f3dbe2SHsin-Hsiung Wang 
34626f3dbe2SHsin-Hsiung Wang 	wfi();
34726f3dbe2SHsin-Hsiung Wang 	ERROR("MTK System Off: operation not handled.\n");
34826f3dbe2SHsin-Hsiung Wang 	panic();
34926f3dbe2SHsin-Hsiung Wang }
35026f3dbe2SHsin-Hsiung Wang 
3510f408247SNina Wu static void __dead2 plat_mtk_system_reset(void)
3520f408247SNina Wu {
3530f408247SNina Wu 	struct bl_aux_gpio_info *gpio_reset = plat_get_mtk_gpio_reset();
3540f408247SNina Wu 
3550f408247SNina Wu 	INFO("MTK System Reset\n");
3560f408247SNina Wu 
3570f408247SNina Wu 	gpio_set_value(gpio_reset->index, gpio_reset->polarity);
3580f408247SNina Wu 
3590f408247SNina Wu 	wfi();
3600f408247SNina Wu 	ERROR("MTK System Reset: operation not handled.\n");
3610f408247SNina Wu 	panic();
3620f408247SNina Wu }
363f85f37d4SNina Wu 
36482c00c2fSJames Liao static const plat_psci_ops_t plat_psci_ops = {
3650f408247SNina Wu 	.system_reset			= plat_mtk_system_reset,
36682c00c2fSJames Liao 	.cpu_standby			= plat_cpu_standby,
36782c00c2fSJames Liao 	.pwr_domain_on			= plat_power_domain_on,
36882c00c2fSJames Liao 	.pwr_domain_on_finish		= plat_power_domain_on_finish,
36982c00c2fSJames Liao 	.pwr_domain_off			= plat_power_domain_off,
37082c00c2fSJames Liao 	.pwr_domain_suspend		= plat_power_domain_suspend,
37182c00c2fSJames Liao 	.pwr_domain_suspend_finish	= plat_power_domain_suspend_finish,
37226f3dbe2SHsin-Hsiung Wang 	.system_off			= plat_mtk_system_off,
37382c00c2fSJames Liao 	.validate_power_state		= plat_validate_power_state,
37482c00c2fSJames Liao 	.get_sys_suspend_power_state	= plat_get_sys_suspend_power_state
375f85f37d4SNina Wu };
376f85f37d4SNina Wu 
377f85f37d4SNina Wu int plat_setup_psci_ops(uintptr_t sec_entrypoint,
378f85f37d4SNina Wu 			const plat_psci_ops_t **psci_ops)
379f85f37d4SNina Wu {
38082c00c2fSJames Liao 	*psci_ops = &plat_psci_ops;
38182c00c2fSJames Liao 	secure_entrypoint = sec_entrypoint;
38282c00c2fSJames Liao 
38382c00c2fSJames Liao 	/*
38482c00c2fSJames Liao 	 * init the warm reset config for boot CPU
38582c00c2fSJames Liao 	 * reset arch as AARCH64
38682c00c2fSJames Liao 	 * reset addr as function bl31_warm_entrypoint()
38782c00c2fSJames Liao 	 */
38882c00c2fSJames Liao 	mcucfg_init_archstate(0U, 0U, true);
38982c00c2fSJames Liao 	mcucfg_set_bootaddr(0U, 0U, secure_entrypoint);
39082c00c2fSJames Liao 
39182c00c2fSJames Liao 	spmc_init();
39282c00c2fSJames Liao 	plat_mt_pm = mt_plat_cpu_pm_init();
393f85f37d4SNina Wu 
394f85f37d4SNina Wu 	return 0;
395f85f37d4SNina Wu }
396