xref: /rk3399_ARM-atf/plat/mediatek/mt8192/include/platform_def.h (revision 3dbbbca29e3c42a6f9976878f27e1f1fd75b5c8e)
1 /*
2  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3  *
4  * SPDX-License-Identifier: BSD-3-Clause
5  */
6 
7 #ifndef PLATFORM_DEF_H
8 #define PLATFORM_DEF_H
9 
10 
11 #define PLAT_PRIMARY_CPU   0x0
12 
13 #define MT_GIC_BASE        0x0c000000
14 #define PLAT_MT_CCI_BASE   0x0c500000
15 #define MCUCFG_BASE        0x0c530000
16 
17 #define IO_PHYS            0x10000000
18 
19 /* Aggregate of all devices for MMU mapping */
20 #define MTK_DEV_RNG0_BASE    IO_PHYS
21 #define MTK_DEV_RNG0_SIZE    0x10000000
22 #define MTK_DEV_RNG1_BASE    (IO_PHYS + 0x10000000)
23 #define MTK_DEV_RNG1_SIZE    0x10000000
24 #define MTK_DEV_RNG2_BASE    0x0c000000
25 #define MTK_DEV_RNG2_SIZE    0x600000
26 #define MTK_MCDI_SRAM_BASE      0x11B000
27 #define MTK_MCDI_SRAM_MAP_SIZE  0x1000
28 
29 #define TOPCKGEN_BASE            (IO_PHYS + 0x00000000)
30 #define INFRACFG_AO_BASE         (IO_PHYS + 0x00001000)
31 #define GPIO_BASE                (IO_PHYS + 0x00005000)
32 #define SPM_BASE                 (IO_PHYS + 0x00006000)
33 #define APMIXEDSYS               (IO_PHYS + 0x0000C000)
34 #define DVFSRC_BASE              (IO_PHYS + 0x00012000)
35 #define PMIC_WRAP_BASE           (IO_PHYS + 0x00026000)
36 #define DEVAPC_INFRA_AO_BASE     (IO_PHYS + 0x00030000)
37 #define DEVAPC_PERI_AO_BASE      (IO_PHYS + 0x00034000)
38 #define DEVAPC_PERI_AO2_BASE     (IO_PHYS + 0x00038000)
39 #define DEVAPC_PERI_PAR_AO_BASE  (IO_PHYS + 0x0003C000)
40 #define EMI_BASE                 (IO_PHYS + 0x00219000)
41 #define EMI_MPU_BASE             (IO_PHYS + 0x00226000)
42 #define SSPM_MBOX_BASE           (IO_PHYS + 0x00480000)
43 #define IOCFG_RM_BASE            (IO_PHYS + 0x01C20000)
44 #define IOCFG_BM_BASE            (IO_PHYS + 0x01D10000)
45 #define IOCFG_BL_BASE            (IO_PHYS + 0x01D30000)
46 #define IOCFG_BR_BASE            (IO_PHYS + 0x01D40000)
47 #define IOCFG_LM_BASE            (IO_PHYS + 0x01E20000)
48 #define IOCFG_LB_BASE            (IO_PHYS + 0x01E70000)
49 #define IOCFG_RT_BASE            (IO_PHYS + 0x01EA0000)
50 #define IOCFG_LT_BASE            (IO_PHYS + 0x01F20000)
51 #define IOCFG_TL_BASE            (IO_PHYS + 0x01F30000)
52 #define MMSYS_BASE               (IO_PHYS + 0x04000000)
53 /*******************************************************************************
54  * UART related constants
55  ******************************************************************************/
56 #define UART0_BASE    (IO_PHYS + 0x01002000)
57 #define UART1_BASE    (IO_PHYS + 0x01003000)
58 
59 #define UART_BAUDRATE 115200
60 
61 /*******************************************************************************
62  * System counter frequency related constants
63  ******************************************************************************/
64 #define SYS_COUNTER_FREQ_IN_TICKS    13000000
65 #define SYS_COUNTER_FREQ_IN_MHZ      13
66 
67 /*******************************************************************************
68  * GIC-400 & interrupt handling related constants
69  ******************************************************************************/
70 
71 /* Base MTK_platform compatible GIC memory map */
72 #define BASE_GICD_BASE        MT_GIC_BASE
73 #define MT_GIC_RDIST_BASE     (MT_GIC_BASE + 0x40000)
74 
75 /*******************************************************************************
76  * Platform binary types for linking
77  ******************************************************************************/
78 #define PLATFORM_LINKER_FORMAT      "elf64-littleaarch64"
79 #define PLATFORM_LINKER_ARCH        aarch64
80 
81 /*******************************************************************************
82  * Generic platform constants
83  ******************************************************************************/
84 #define PLATFORM_STACK_SIZE    0x800
85 
86 #define PLAT_MAX_PWR_LVL        U(3)
87 #define PLAT_MAX_RET_STATE      U(1)
88 #define PLAT_MAX_OFF_STATE      U(9)
89 
90 #define PLATFORM_SYSTEM_COUNT           U(1)
91 #define PLATFORM_MCUSYS_COUNT           U(1)
92 #define PLATFORM_CLUSTER_COUNT          U(1)
93 #define PLATFORM_CLUSTER0_CORE_COUNT    U(8)
94 #define PLATFORM_CORE_COUNT             (PLATFORM_CLUSTER0_CORE_COUNT)
95 #define PLATFORM_MAX_CPUS_PER_CLUSTER   U(8)
96 
97 #define SOC_CHIP_ID			U(0x8192)
98 
99 /*******************************************************************************
100  * Platform memory map related constants
101  ******************************************************************************/
102 #define TZRAM_BASE          0x54600000
103 #define TZRAM_SIZE          0x00030000
104 
105 /*******************************************************************************
106  * BL31 specific defines.
107  ******************************************************************************/
108 /*
109  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
110  * present). BL31_BASE is calculated using the current BL31 debug size plus a
111  * little space for growth.
112  */
113 #define BL31_BASE       (TZRAM_BASE + 0x1000)
114 #define BL31_LIMIT      (TZRAM_BASE + TZRAM_SIZE)
115 
116 /*******************************************************************************
117  * Platform specific page table and MMU setup constants
118  ******************************************************************************/
119 #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
120 #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
121 #define MAX_XLAT_TABLES             16
122 #define MAX_MMAP_REGIONS            16
123 
124 /*******************************************************************************
125  * Declarations and constants to access the mailboxes safely. Each mailbox is
126  * aligned on the biggest cache line size in the platform. This is known only
127  * to the platform as it might have a combination of integrated and external
128  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
129  * line at any cache level. They could belong to different cpus/clusters &
130  * get written while being protected by different locks causing corruption of
131  * a valid mailbox address.
132  ******************************************************************************/
133 #define CACHE_WRITEBACK_SHIFT    6
134 #define CACHE_WRITEBACK_GRANULE  (1 << CACHE_WRITEBACK_SHIFT)
135 #endif /* PLATFORM_DEF_H */
136