xref: /rk3399_ARM-atf/plat/mediatek/mt8192/include/platform_def.h (revision ebb44440a7fab0d695cea2af9a55310d433f986e)
1f85f37d4SNina Wu /*
2f85f37d4SNina Wu  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3f85f37d4SNina Wu  *
4f85f37d4SNina Wu  * SPDX-License-Identifier: BSD-3-Clause
5f85f37d4SNina Wu  */
6f85f37d4SNina Wu 
7f85f37d4SNina Wu #ifndef PLATFORM_DEF_H
8f85f37d4SNina Wu #define PLATFORM_DEF_H
9f85f37d4SNina Wu 
10f85f37d4SNina Wu 
11f85f37d4SNina Wu #define PLAT_PRIMARY_CPU   0x0
12f85f37d4SNina Wu 
13f85f37d4SNina Wu #define MT_GIC_BASE        0x0c000000
14f85f37d4SNina Wu #define PLAT_MT_CCI_BASE   0x0c500000
15f85f37d4SNina Wu #define MCUCFG_BASE        0x0c530000
16f85f37d4SNina Wu 
17f85f37d4SNina Wu #define IO_PHYS            0x10000000
18f85f37d4SNina Wu 
19f85f37d4SNina Wu /* Aggregate of all devices for MMU mapping */
20f85f37d4SNina Wu #define MTK_DEV_RNG0_BASE    IO_PHYS
21f85f37d4SNina Wu #define MTK_DEV_RNG0_SIZE    0x10000000
22f85f37d4SNina Wu #define MTK_DEV_RNG1_BASE    (IO_PHYS + 0x10000000)
23f85f37d4SNina Wu #define MTK_DEV_RNG1_SIZE    0x10000000
24f85f37d4SNina Wu #define MTK_DEV_RNG2_BASE    0x0c000000
25f85f37d4SNina Wu #define MTK_DEV_RNG2_SIZE    0x600000
26271d9497SJames Liao #define MTK_MCDI_SRAM_BASE      0x11B000
27271d9497SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE  0x1000
28f85f37d4SNina Wu 
29*ebb44440SRoger Lu #define TOPCKGEN_BASE    (IO_PHYS + 0x00000000)
30bb28dc7aSYuchen Huang #define INFRACFG_AO_BASE (IO_PHYS + 0x00001000)
31054af8f2SPo Xu #define GPIO_BASE        (IO_PHYS + 0x00005000)
323d1e536eSJames Liao #define SPM_BASE         (IO_PHYS + 0x00006000)
33*ebb44440SRoger Lu #define APMIXEDSYS       (IO_PHYS + 0x0000C000)
34cbd6331bSHsin-Hsiung Wang #define PMIC_WRAP_BASE   (IO_PHYS + 0x00026000)
3542f2fa82SXi Chen #define EMI_BASE         (IO_PHYS + 0x00219000)
3642f2fa82SXi Chen #define EMI_MPU_BASE     (IO_PHYS + 0x00226000)
37*ebb44440SRoger Lu #define SSPM_MBOX_BASE   (IO_PHYS + 0x00480000)
38054af8f2SPo Xu #define IOCFG_RM_BASE    (IO_PHYS + 0x01C20000)
39054af8f2SPo Xu #define IOCFG_BM_BASE    (IO_PHYS + 0x01D10000)
40054af8f2SPo Xu #define IOCFG_BL_BASE    (IO_PHYS + 0x01D30000)
41054af8f2SPo Xu #define IOCFG_BR_BASE    (IO_PHYS + 0x01D40000)
42054af8f2SPo Xu #define IOCFG_LM_BASE    (IO_PHYS + 0x01E20000)
43054af8f2SPo Xu #define IOCFG_LB_BASE    (IO_PHYS + 0x01E70000)
44054af8f2SPo Xu #define IOCFG_RT_BASE    (IO_PHYS + 0x01EA0000)
45054af8f2SPo Xu #define IOCFG_LT_BASE    (IO_PHYS + 0x01F20000)
46054af8f2SPo Xu #define IOCFG_TL_BASE    (IO_PHYS + 0x01F30000)
47*ebb44440SRoger Lu #define MMSYS_BASE       (IO_PHYS + 0x04000000)
48f85f37d4SNina Wu /*******************************************************************************
49f85f37d4SNina Wu  * UART related constants
50f85f37d4SNina Wu  ******************************************************************************/
51f85f37d4SNina Wu #define UART0_BASE    (IO_PHYS + 0x01002000)
52f85f37d4SNina Wu #define UART1_BASE    (IO_PHYS + 0x01003000)
53f85f37d4SNina Wu 
54f85f37d4SNina Wu #define UART_BAUDRATE 115200
55f85f37d4SNina Wu 
56f85f37d4SNina Wu /*******************************************************************************
57f85f37d4SNina Wu  * System counter frequency related constants
58f85f37d4SNina Wu  ******************************************************************************/
59f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_TICKS    13000000
60f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_MHZ      13
61f85f37d4SNina Wu 
62f85f37d4SNina Wu /*******************************************************************************
6374f72b13SGreta Zhang  * GIC-400 & interrupt handling related constants
6474f72b13SGreta Zhang  ******************************************************************************/
6574f72b13SGreta Zhang 
6674f72b13SGreta Zhang /* Base MTK_platform compatible GIC memory map */
6774f72b13SGreta Zhang #define BASE_GICD_BASE        MT_GIC_BASE
6874f72b13SGreta Zhang #define MT_GIC_RDIST_BASE     (MT_GIC_BASE + 0x40000)
6974f72b13SGreta Zhang 
7074f72b13SGreta Zhang /*******************************************************************************
71f85f37d4SNina Wu  * Platform binary types for linking
72f85f37d4SNina Wu  ******************************************************************************/
73f85f37d4SNina Wu #define PLATFORM_LINKER_FORMAT      "elf64-littleaarch64"
74f85f37d4SNina Wu #define PLATFORM_LINKER_ARCH        aarch64
75f85f37d4SNina Wu 
76f85f37d4SNina Wu /*******************************************************************************
77f85f37d4SNina Wu  * Generic platform constants
78f85f37d4SNina Wu  ******************************************************************************/
79f85f37d4SNina Wu #define PLATFORM_STACK_SIZE    0x800
80f85f37d4SNina Wu 
8182c00c2fSJames Liao #define PLAT_MAX_PWR_LVL        U(3)
82f85f37d4SNina Wu #define PLAT_MAX_RET_STATE      U(1)
8382c00c2fSJames Liao #define PLAT_MAX_OFF_STATE      U(9)
84f85f37d4SNina Wu 
85f85f37d4SNina Wu #define PLATFORM_SYSTEM_COUNT           U(1)
8682c00c2fSJames Liao #define PLATFORM_MCUSYS_COUNT           U(1)
87f85f37d4SNina Wu #define PLATFORM_CLUSTER_COUNT          U(1)
88f85f37d4SNina Wu #define PLATFORM_CLUSTER0_CORE_COUNT    U(8)
89f85f37d4SNina Wu #define PLATFORM_CORE_COUNT             (PLATFORM_CLUSTER0_CORE_COUNT)
90f85f37d4SNina Wu #define PLATFORM_MAX_CPUS_PER_CLUSTER   U(8)
91f85f37d4SNina Wu 
9274a34600SHsin-Yi Wang #define SOC_CHIP_ID			U(0x8192)
9374a34600SHsin-Yi Wang 
94f85f37d4SNina Wu /*******************************************************************************
95f85f37d4SNina Wu  * Platform memory map related constants
96f85f37d4SNina Wu  ******************************************************************************/
97f85f37d4SNina Wu #define TZRAM_BASE          0x54600000
98f85f37d4SNina Wu #define TZRAM_SIZE          0x00030000
99f85f37d4SNina Wu 
100f85f37d4SNina Wu /*******************************************************************************
101f85f37d4SNina Wu  * BL31 specific defines.
102f85f37d4SNina Wu  ******************************************************************************/
103f85f37d4SNina Wu /*
104f85f37d4SNina Wu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
105f85f37d4SNina Wu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
106f85f37d4SNina Wu  * little space for growth.
107f85f37d4SNina Wu  */
108f85f37d4SNina Wu #define BL31_BASE       (TZRAM_BASE + 0x1000)
109f85f37d4SNina Wu #define BL31_LIMIT      (TZRAM_BASE + TZRAM_SIZE)
110f85f37d4SNina Wu 
111f85f37d4SNina Wu /*******************************************************************************
112f85f37d4SNina Wu  * Platform specific page table and MMU setup constants
113f85f37d4SNina Wu  ******************************************************************************/
114f85f37d4SNina Wu #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
115f85f37d4SNina Wu #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
116f85f37d4SNina Wu #define MAX_XLAT_TABLES             16
117f85f37d4SNina Wu #define MAX_MMAP_REGIONS            16
118f85f37d4SNina Wu 
119f85f37d4SNina Wu /*******************************************************************************
120f85f37d4SNina Wu  * Declarations and constants to access the mailboxes safely. Each mailbox is
121f85f37d4SNina Wu  * aligned on the biggest cache line size in the platform. This is known only
122f85f37d4SNina Wu  * to the platform as it might have a combination of integrated and external
123f85f37d4SNina Wu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
124f85f37d4SNina Wu  * line at any cache level. They could belong to different cpus/clusters &
125f85f37d4SNina Wu  * get written while being protected by different locks causing corruption of
126f85f37d4SNina Wu  * a valid mailbox address.
127f85f37d4SNina Wu  ******************************************************************************/
128f85f37d4SNina Wu #define CACHE_WRITEBACK_SHIFT    6
129f85f37d4SNina Wu #define CACHE_WRITEBACK_GRANULE  (1 << CACHE_WRITEBACK_SHIFT)
130f85f37d4SNina Wu #endif /* PLATFORM_DEF_H */
131