1f85f37d4SNina Wu /* 2f85f37d4SNina Wu * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved. 3f85f37d4SNina Wu * 4f85f37d4SNina Wu * SPDX-License-Identifier: BSD-3-Clause 5f85f37d4SNina Wu */ 6f85f37d4SNina Wu 7f85f37d4SNina Wu #ifndef PLATFORM_DEF_H 8f85f37d4SNina Wu #define PLATFORM_DEF_H 9f85f37d4SNina Wu 10f85f37d4SNina Wu 11f85f37d4SNina Wu #define PLAT_PRIMARY_CPU 0x0 12f85f37d4SNina Wu 13f85f37d4SNina Wu #define MT_GIC_BASE 0x0c000000 14f85f37d4SNina Wu #define PLAT_MT_CCI_BASE 0x0c500000 15f85f37d4SNina Wu #define MCUCFG_BASE 0x0c530000 16f85f37d4SNina Wu 17f85f37d4SNina Wu #define IO_PHYS 0x10000000 18f85f37d4SNina Wu 19f85f37d4SNina Wu /* Aggregate of all devices for MMU mapping */ 20f85f37d4SNina Wu #define MTK_DEV_RNG0_BASE IO_PHYS 21f85f37d4SNina Wu #define MTK_DEV_RNG0_SIZE 0x10000000 22f85f37d4SNina Wu #define MTK_DEV_RNG1_BASE (IO_PHYS + 0x10000000) 23f85f37d4SNina Wu #define MTK_DEV_RNG1_SIZE 0x10000000 24f85f37d4SNina Wu #define MTK_DEV_RNG2_BASE 0x0c000000 25f85f37d4SNina Wu #define MTK_DEV_RNG2_SIZE 0x600000 26f85f37d4SNina Wu 27f85f37d4SNina Wu /******************************************************************************* 28f85f37d4SNina Wu * UART related constants 29f85f37d4SNina Wu ******************************************************************************/ 30f85f37d4SNina Wu #define UART0_BASE (IO_PHYS + 0x01002000) 31f85f37d4SNina Wu #define UART1_BASE (IO_PHYS + 0x01003000) 32f85f37d4SNina Wu 33f85f37d4SNina Wu #define UART_BAUDRATE 115200 34f85f37d4SNina Wu 35f85f37d4SNina Wu /******************************************************************************* 36f85f37d4SNina Wu * System counter frequency related constants 37f85f37d4SNina Wu ******************************************************************************/ 38f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_TICKS 13000000 39f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_MHZ 13 40f85f37d4SNina Wu 41f85f37d4SNina Wu /******************************************************************************* 42*74f72b13SGreta Zhang * GIC-400 & interrupt handling related constants 43*74f72b13SGreta Zhang ******************************************************************************/ 44*74f72b13SGreta Zhang 45*74f72b13SGreta Zhang /* Base MTK_platform compatible GIC memory map */ 46*74f72b13SGreta Zhang #define BASE_GICD_BASE MT_GIC_BASE 47*74f72b13SGreta Zhang #define MT_GIC_RDIST_BASE (MT_GIC_BASE + 0x40000) 48*74f72b13SGreta Zhang 49*74f72b13SGreta Zhang /******************************************************************************* 50f85f37d4SNina Wu * Platform binary types for linking 51f85f37d4SNina Wu ******************************************************************************/ 52f85f37d4SNina Wu #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" 53f85f37d4SNina Wu #define PLATFORM_LINKER_ARCH aarch64 54f85f37d4SNina Wu 55f85f37d4SNina Wu /******************************************************************************* 56f85f37d4SNina Wu * Generic platform constants 57f85f37d4SNina Wu ******************************************************************************/ 58f85f37d4SNina Wu #define PLATFORM_STACK_SIZE 0x800 59f85f37d4SNina Wu 60f85f37d4SNina Wu #define PLAT_MAX_PWR_LVL U(2) 61f85f37d4SNina Wu #define PLAT_MAX_RET_STATE U(1) 62f85f37d4SNina Wu #define PLAT_MAX_OFF_STATE U(2) 63f85f37d4SNina Wu 64f85f37d4SNina Wu #define PLATFORM_SYSTEM_COUNT U(1) 65f85f37d4SNina Wu #define PLATFORM_CLUSTER_COUNT U(1) 66f85f37d4SNina Wu #define PLATFORM_CLUSTER0_CORE_COUNT U(8) 67f85f37d4SNina Wu #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER0_CORE_COUNT) 68f85f37d4SNina Wu #define PLATFORM_MAX_CPUS_PER_CLUSTER U(8) 69f85f37d4SNina Wu 7074a34600SHsin-Yi Wang #define SOC_CHIP_ID U(0x8192) 7174a34600SHsin-Yi Wang 72f85f37d4SNina Wu /******************************************************************************* 73f85f37d4SNina Wu * Platform memory map related constants 74f85f37d4SNina Wu ******************************************************************************/ 75f85f37d4SNina Wu #define TZRAM_BASE 0x54600000 76f85f37d4SNina Wu #define TZRAM_SIZE 0x00030000 77f85f37d4SNina Wu 78f85f37d4SNina Wu /******************************************************************************* 79f85f37d4SNina Wu * BL31 specific defines. 80f85f37d4SNina Wu ******************************************************************************/ 81f85f37d4SNina Wu /* 82f85f37d4SNina Wu * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if 83f85f37d4SNina Wu * present). BL31_BASE is calculated using the current BL31 debug size plus a 84f85f37d4SNina Wu * little space for growth. 85f85f37d4SNina Wu */ 86f85f37d4SNina Wu #define BL31_BASE (TZRAM_BASE + 0x1000) 87f85f37d4SNina Wu #define BL31_LIMIT (TZRAM_BASE + TZRAM_SIZE) 88f85f37d4SNina Wu 89f85f37d4SNina Wu /******************************************************************************* 90f85f37d4SNina Wu * Platform specific page table and MMU setup constants 91f85f37d4SNina Wu ******************************************************************************/ 92f85f37d4SNina Wu #define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32) 93f85f37d4SNina Wu #define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32) 94f85f37d4SNina Wu #define MAX_XLAT_TABLES 16 95f85f37d4SNina Wu #define MAX_MMAP_REGIONS 16 96f85f37d4SNina Wu 97f85f37d4SNina Wu /******************************************************************************* 98f85f37d4SNina Wu * Declarations and constants to access the mailboxes safely. Each mailbox is 99f85f37d4SNina Wu * aligned on the biggest cache line size in the platform. This is known only 100f85f37d4SNina Wu * to the platform as it might have a combination of integrated and external 101f85f37d4SNina Wu * caches. Such alignment ensures that two maiboxes do not sit on the same cache 102f85f37d4SNina Wu * line at any cache level. They could belong to different cpus/clusters & 103f85f37d4SNina Wu * get written while being protected by different locks causing corruption of 104f85f37d4SNina Wu * a valid mailbox address. 105f85f37d4SNina Wu ******************************************************************************/ 106f85f37d4SNina Wu #define CACHE_WRITEBACK_SHIFT 6 107f85f37d4SNina Wu #define CACHE_WRITEBACK_GRANULE (1 << CACHE_WRITEBACK_SHIFT) 108f85f37d4SNina Wu #endif /* PLATFORM_DEF_H */ 109