xref: /rk3399_ARM-atf/plat/mediatek/mt8192/include/platform_def.h (revision 2671f3187249d641c55929c812d6691aeeff502a)
1f85f37d4SNina Wu /*
2f85f37d4SNina Wu  * Copyright (c) 2020, ARM Limited and Contributors. All rights reserved.
3f85f37d4SNina Wu  *
4f85f37d4SNina Wu  * SPDX-License-Identifier: BSD-3-Clause
5f85f37d4SNina Wu  */
6f85f37d4SNina Wu 
7f85f37d4SNina Wu #ifndef PLATFORM_DEF_H
8f85f37d4SNina Wu #define PLATFORM_DEF_H
9f85f37d4SNina Wu 
10f85f37d4SNina Wu 
11f85f37d4SNina Wu #define PLAT_PRIMARY_CPU   0x0
12f85f37d4SNina Wu 
13f85f37d4SNina Wu #define MT_GIC_BASE        0x0c000000
14f85f37d4SNina Wu #define PLAT_MT_CCI_BASE   0x0c500000
15f85f37d4SNina Wu #define MCUCFG_BASE        0x0c530000
16f85f37d4SNina Wu 
17f85f37d4SNina Wu #define IO_PHYS            0x10000000
18f85f37d4SNina Wu 
19f85f37d4SNina Wu /* Aggregate of all devices for MMU mapping */
20f85f37d4SNina Wu #define MTK_DEV_RNG0_BASE    IO_PHYS
21f85f37d4SNina Wu #define MTK_DEV_RNG0_SIZE    0x10000000
22f85f37d4SNina Wu #define MTK_DEV_RNG1_BASE    (IO_PHYS + 0x10000000)
23f85f37d4SNina Wu #define MTK_DEV_RNG1_SIZE    0x10000000
24f85f37d4SNina Wu #define MTK_DEV_RNG2_BASE    0x0c000000
25f85f37d4SNina Wu #define MTK_DEV_RNG2_SIZE    0x600000
26271d9497SJames Liao #define MTK_MCDI_SRAM_BASE      0x11B000
27271d9497SJames Liao #define MTK_MCDI_SRAM_MAP_SIZE  0x1000
28f85f37d4SNina Wu 
29*2671f318SFlora Fu #define APUSYS_BASE                   0x19000000
30*2671f318SFlora Fu #define APUSYS_SCTRL_REVISER_BASE     0x19021000
31*2671f318SFlora Fu #define APUSYS_SCTRL_REVISER_SIZE     0x1000
32*2671f318SFlora Fu #define APUSYS_APU_S_S_4_BASE         0x190F2000
33*2671f318SFlora Fu #define APUSYS_APU_S_S_4_SIZE         0x1000
34*2671f318SFlora Fu #define APUSYS_APC_AO_WRAPPER_BASE    0x190F8000
35*2671f318SFlora Fu #define APUSYS_APC_AO_WRAPPER_SIZE    0x1000
36*2671f318SFlora Fu #define APUSYS_NOC_DAPC_AO_BASE       0x190FC000
37*2671f318SFlora Fu #define APUSYS_NOC_DAPC_AO_SIZE       0x1000
38*2671f318SFlora Fu 
39ebb44440SRoger Lu #define TOPCKGEN_BASE            (IO_PHYS + 0x00000000)
40bb28dc7aSYuchen Huang #define INFRACFG_AO_BASE         (IO_PHYS + 0x00001000)
41054af8f2SPo Xu #define GPIO_BASE                (IO_PHYS + 0x00005000)
423d1e536eSJames Liao #define SPM_BASE                 (IO_PHYS + 0x00006000)
43ebb44440SRoger Lu #define APMIXEDSYS               (IO_PHYS + 0x0000C000)
44f3febccaSRoger Lu #define DVFSRC_BASE              (IO_PHYS + 0x00012000)
45cbd6331bSHsin-Hsiung Wang #define PMIC_WRAP_BASE           (IO_PHYS + 0x00026000)
466b822d49SNina Wu #define DEVAPC_INFRA_AO_BASE     (IO_PHYS + 0x00030000)
476b822d49SNina Wu #define DEVAPC_PERI_AO_BASE      (IO_PHYS + 0x00034000)
486b822d49SNina Wu #define DEVAPC_PERI_AO2_BASE     (IO_PHYS + 0x00038000)
496b822d49SNina Wu #define DEVAPC_PERI_PAR_AO_BASE  (IO_PHYS + 0x0003C000)
5042f2fa82SXi Chen #define EMI_BASE                 (IO_PHYS + 0x00219000)
5142f2fa82SXi Chen #define EMI_MPU_BASE             (IO_PHYS + 0x00226000)
52ebb44440SRoger Lu #define SSPM_MBOX_BASE           (IO_PHYS + 0x00480000)
53054af8f2SPo Xu #define IOCFG_RM_BASE            (IO_PHYS + 0x01C20000)
54054af8f2SPo Xu #define IOCFG_BM_BASE            (IO_PHYS + 0x01D10000)
55054af8f2SPo Xu #define IOCFG_BL_BASE            (IO_PHYS + 0x01D30000)
56054af8f2SPo Xu #define IOCFG_BR_BASE            (IO_PHYS + 0x01D40000)
57054af8f2SPo Xu #define IOCFG_LM_BASE            (IO_PHYS + 0x01E20000)
58054af8f2SPo Xu #define IOCFG_LB_BASE            (IO_PHYS + 0x01E70000)
59054af8f2SPo Xu #define IOCFG_RT_BASE            (IO_PHYS + 0x01EA0000)
60054af8f2SPo Xu #define IOCFG_LT_BASE            (IO_PHYS + 0x01F20000)
61054af8f2SPo Xu #define IOCFG_TL_BASE            (IO_PHYS + 0x01F30000)
62ebb44440SRoger Lu #define MMSYS_BASE               (IO_PHYS + 0x04000000)
63f85f37d4SNina Wu /*******************************************************************************
64f85f37d4SNina Wu  * UART related constants
65f85f37d4SNina Wu  ******************************************************************************/
66f85f37d4SNina Wu #define UART0_BASE    (IO_PHYS + 0x01002000)
67f85f37d4SNina Wu #define UART1_BASE    (IO_PHYS + 0x01003000)
68f85f37d4SNina Wu 
69f85f37d4SNina Wu #define UART_BAUDRATE 115200
70f85f37d4SNina Wu 
71f85f37d4SNina Wu /*******************************************************************************
72f85f37d4SNina Wu  * System counter frequency related constants
73f85f37d4SNina Wu  ******************************************************************************/
74f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_TICKS    13000000
75f85f37d4SNina Wu #define SYS_COUNTER_FREQ_IN_MHZ      13
76f85f37d4SNina Wu 
77f85f37d4SNina Wu /*******************************************************************************
78c63f1451Schristine.zhu  * GIC-600 & interrupt handling related constants
7974f72b13SGreta Zhang  ******************************************************************************/
8074f72b13SGreta Zhang 
8174f72b13SGreta Zhang /* Base MTK_platform compatible GIC memory map */
8274f72b13SGreta Zhang #define BASE_GICD_BASE        MT_GIC_BASE
8374f72b13SGreta Zhang #define MT_GIC_RDIST_BASE     (MT_GIC_BASE + 0x40000)
8474f72b13SGreta Zhang 
85e5490f95Sgtk_pangao #define SYS_CIRQ_BASE         (IO_PHYS + 0x204000)
86e5490f95Sgtk_pangao #define CIRQ_REG_NUM          14
87e5490f95Sgtk_pangao #define CIRQ_IRQ_NUM          439
88e5490f95Sgtk_pangao #define CIRQ_SPI_START        64
89e5490f95Sgtk_pangao #define MD_WDT_IRQ_BIT_ID     110
90e5490f95Sgtk_pangao 
9174f72b13SGreta Zhang /*******************************************************************************
92f85f37d4SNina Wu  * Platform binary types for linking
93f85f37d4SNina Wu  ******************************************************************************/
94f85f37d4SNina Wu #define PLATFORM_LINKER_FORMAT      "elf64-littleaarch64"
95f85f37d4SNina Wu #define PLATFORM_LINKER_ARCH        aarch64
96f85f37d4SNina Wu 
97f85f37d4SNina Wu /*******************************************************************************
98f85f37d4SNina Wu  * Generic platform constants
99f85f37d4SNina Wu  ******************************************************************************/
100f85f37d4SNina Wu #define PLATFORM_STACK_SIZE    0x800
101f85f37d4SNina Wu 
10282c00c2fSJames Liao #define PLAT_MAX_PWR_LVL        U(3)
103f85f37d4SNina Wu #define PLAT_MAX_RET_STATE      U(1)
10482c00c2fSJames Liao #define PLAT_MAX_OFF_STATE      U(9)
105f85f37d4SNina Wu 
106f85f37d4SNina Wu #define PLATFORM_SYSTEM_COUNT           U(1)
10782c00c2fSJames Liao #define PLATFORM_MCUSYS_COUNT           U(1)
108f85f37d4SNina Wu #define PLATFORM_CLUSTER_COUNT          U(1)
109f85f37d4SNina Wu #define PLATFORM_CLUSTER0_CORE_COUNT    U(8)
110f85f37d4SNina Wu #define PLATFORM_CORE_COUNT             (PLATFORM_CLUSTER0_CORE_COUNT)
111f85f37d4SNina Wu #define PLATFORM_MAX_CPUS_PER_CLUSTER   U(8)
112f85f37d4SNina Wu 
11374a34600SHsin-Yi Wang #define SOC_CHIP_ID			U(0x8192)
11474a34600SHsin-Yi Wang 
115f85f37d4SNina Wu /*******************************************************************************
116f85f37d4SNina Wu  * Platform memory map related constants
117f85f37d4SNina Wu  ******************************************************************************/
118f85f37d4SNina Wu #define TZRAM_BASE          0x54600000
119f85f37d4SNina Wu #define TZRAM_SIZE          0x00030000
120f85f37d4SNina Wu 
121f85f37d4SNina Wu /*******************************************************************************
122f85f37d4SNina Wu  * BL31 specific defines.
123f85f37d4SNina Wu  ******************************************************************************/
124f85f37d4SNina Wu /*
125f85f37d4SNina Wu  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
126f85f37d4SNina Wu  * present). BL31_BASE is calculated using the current BL31 debug size plus a
127f85f37d4SNina Wu  * little space for growth.
128f85f37d4SNina Wu  */
129f85f37d4SNina Wu #define BL31_BASE       (TZRAM_BASE + 0x1000)
130f85f37d4SNina Wu #define BL31_LIMIT      (TZRAM_BASE + TZRAM_SIZE)
131f85f37d4SNina Wu 
132f85f37d4SNina Wu /*******************************************************************************
133f85f37d4SNina Wu  * Platform specific page table and MMU setup constants
134f85f37d4SNina Wu  ******************************************************************************/
135f85f37d4SNina Wu #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
136f85f37d4SNina Wu #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
137f85f37d4SNina Wu #define MAX_XLAT_TABLES             16
138f85f37d4SNina Wu #define MAX_MMAP_REGIONS            16
139f85f37d4SNina Wu 
140f85f37d4SNina Wu /*******************************************************************************
141f85f37d4SNina Wu  * Declarations and constants to access the mailboxes safely. Each mailbox is
142f85f37d4SNina Wu  * aligned on the biggest cache line size in the platform. This is known only
143f85f37d4SNina Wu  * to the platform as it might have a combination of integrated and external
144f85f37d4SNina Wu  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
145f85f37d4SNina Wu  * line at any cache level. They could belong to different cpus/clusters &
146f85f37d4SNina Wu  * get written while being protected by different locks causing corruption of
147f85f37d4SNina Wu  * a valid mailbox address.
148f85f37d4SNina Wu  ******************************************************************************/
149f85f37d4SNina Wu #define CACHE_WRITEBACK_SHIFT    6
150f85f37d4SNina Wu #define CACHE_WRITEBACK_GRANULE  (1 << CACHE_WRITEBACK_SHIFT)
151f85f37d4SNina Wu #endif /* PLATFORM_DEF_H */
152