xref: /rk3399_ARM-atf/plat/mediatek/mt8192/include/mcucfg.h (revision 77990838a4486bc266377243af3e328c0daa9f3e)
1*3d1e536eSJames Liao /*
2*3d1e536eSJames Liao  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*3d1e536eSJames Liao  *
4*3d1e536eSJames Liao  * SPDX-License-Identifier: BSD-3-Clause
5*3d1e536eSJames Liao  */
6*3d1e536eSJames Liao 
7*3d1e536eSJames Liao #ifndef MCUCFG_H
8*3d1e536eSJames Liao #define MCUCFG_H
9*3d1e536eSJames Liao 
10*3d1e536eSJames Liao #ifndef __ASSEMBLER__
11*3d1e536eSJames Liao #include <stdint.h>
12*3d1e536eSJames Liao #endif /* __ASSEMBLER__ */
13*3d1e536eSJames Liao 
14*3d1e536eSJames Liao #include <platform_def.h>
15*3d1e536eSJames Liao 
16*3d1e536eSJames Liao #define MCUCFG_REG(ofs)			(uint32_t)(MCUCFG_BASE + (ofs))
17*3d1e536eSJames Liao 
18*3d1e536eSJames Liao #define MP2_MISC_CONFIG_BOOT_ADDR_L(cpu) (MCUCFG_REG(0x2290) + ((cpu) * 8))
19*3d1e536eSJames Liao #define MP2_MISC_CONFIG_BOOT_ADDR_H(cpu) (MCUCFG_REG(0x2294) + ((cpu) * 8))
20*3d1e536eSJames Liao 
21*3d1e536eSJames Liao #define MP2_CPUCFG			MCUCFG_REG(0x2208)
22*3d1e536eSJames Liao 
23*3d1e536eSJames Liao #define MP2_CPU0_STANDBYWFE		BIT(4)
24*3d1e536eSJames Liao #define MP2_CPU1_STANDBYWFE		BIT(5)
25*3d1e536eSJames Liao 
26*3d1e536eSJames Liao #define MP0_CPUTOP_SPMC_CTL		MCUCFG_REG(0x788)
27*3d1e536eSJames Liao #define MP1_CPUTOP_SPMC_CTL		MCUCFG_REG(0x78C)
28*3d1e536eSJames Liao #define MP1_CPUTOP_SPMC_SRAM_CTL	MCUCFG_REG(0x790)
29*3d1e536eSJames Liao 
30*3d1e536eSJames Liao #define sw_spark_en			BIT(0)
31*3d1e536eSJames Liao #define sw_no_wait_for_q_channel	BIT(1)
32*3d1e536eSJames Liao #define sw_fsm_override			BIT(2)
33*3d1e536eSJames Liao #define sw_logic_pre1_pdb		BIT(3)
34*3d1e536eSJames Liao #define sw_logic_pre2_pdb		BIT(4)
35*3d1e536eSJames Liao #define sw_logic_pdb			BIT(5)
36*3d1e536eSJames Liao #define sw_iso				BIT(6)
37*3d1e536eSJames Liao #define sw_sram_sleepb			(U(0x3F) << 7)
38*3d1e536eSJames Liao #define sw_sram_isointb			BIT(13)
39*3d1e536eSJames Liao #define sw_clk_dis			BIT(14)
40*3d1e536eSJames Liao #define sw_ckiso			BIT(15)
41*3d1e536eSJames Liao #define sw_pd				(U(0x3F) << 16)
42*3d1e536eSJames Liao #define sw_hot_plug_reset		BIT(22)
43*3d1e536eSJames Liao #define sw_pwr_on_override_en		BIT(23)
44*3d1e536eSJames Liao #define sw_pwr_on			BIT(24)
45*3d1e536eSJames Liao #define sw_coq_dis			BIT(25)
46*3d1e536eSJames Liao #define logic_pdbo_all_off_ack		BIT(26)
47*3d1e536eSJames Liao #define logic_pdbo_all_on_ack		BIT(27)
48*3d1e536eSJames Liao #define logic_pre2_pdbo_all_on_ack	BIT(28)
49*3d1e536eSJames Liao #define logic_pre1_pdbo_all_on_ack	BIT(29)
50*3d1e536eSJames Liao 
51*3d1e536eSJames Liao 
52*3d1e536eSJames Liao #define CPUSYSx_CPUx_SPMC_CTL(cluster, cpu) \
53*3d1e536eSJames Liao 	(MCUCFG_REG(0x1c30) + cluster * 0x2000 + cpu * 4)
54*3d1e536eSJames Liao 
55*3d1e536eSJames Liao #define CPUSYS0_CPU0_SPMC_CTL		MCUCFG_REG(0x1c30)
56*3d1e536eSJames Liao #define CPUSYS0_CPU1_SPMC_CTL		MCUCFG_REG(0x1c34)
57*3d1e536eSJames Liao #define CPUSYS0_CPU2_SPMC_CTL		MCUCFG_REG(0x1c38)
58*3d1e536eSJames Liao #define CPUSYS0_CPU3_SPMC_CTL		MCUCFG_REG(0x1c3C)
59*3d1e536eSJames Liao 
60*3d1e536eSJames Liao #define CPUSYS1_CPU0_SPMC_CTL		MCUCFG_REG(0x3c30)
61*3d1e536eSJames Liao #define CPUSYS1_CPU1_SPMC_CTL		MCUCFG_REG(0x3c34)
62*3d1e536eSJames Liao #define CPUSYS1_CPU2_SPMC_CTL		MCUCFG_REG(0x3c38)
63*3d1e536eSJames Liao #define CPUSYS1_CPU3_SPMC_CTL		MCUCFG_REG(0x3c3C)
64*3d1e536eSJames Liao 
65*3d1e536eSJames Liao #define cpu_sw_spark_en			BIT(0)
66*3d1e536eSJames Liao #define cpu_sw_no_wait_for_q_channel	BIT(1)
67*3d1e536eSJames Liao #define cpu_sw_fsm_override		BIT(2)
68*3d1e536eSJames Liao #define cpu_sw_logic_pre1_pdb		BIT(3)
69*3d1e536eSJames Liao #define cpu_sw_logic_pre2_pdb		BIT(4)
70*3d1e536eSJames Liao #define cpu_sw_logic_pdb		BIT(5)
71*3d1e536eSJames Liao #define cpu_sw_iso			BIT(6)
72*3d1e536eSJames Liao #define cpu_sw_sram_sleepb		BIT(7)
73*3d1e536eSJames Liao #define cpu_sw_sram_isointb		BIT(8)
74*3d1e536eSJames Liao #define cpu_sw_clk_dis			BIT(9)
75*3d1e536eSJames Liao #define cpu_sw_ckiso			BIT(10)
76*3d1e536eSJames Liao #define cpu_sw_pd			(U(0x1F) << 11)
77*3d1e536eSJames Liao #define cpu_sw_hot_plug_reset		BIT(16)
78*3d1e536eSJames Liao #define cpu_sw_powr_on_override_en	BIT(17)
79*3d1e536eSJames Liao #define cpu_sw_pwr_on			BIT(18)
80*3d1e536eSJames Liao #define cpu_spark2ldo_allswoff		BIT(19)
81*3d1e536eSJames Liao #define cpu_pdbo_all_on_ack		BIT(20)
82*3d1e536eSJames Liao #define cpu_pre2_pdbo_allon_ack		BIT(21)
83*3d1e536eSJames Liao #define cpu_pre1_pdbo_allon_ack		BIT(22)
84*3d1e536eSJames Liao 
85*3d1e536eSJames Liao /* CPC related registers */
86*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_OFF_THRES	MCUCFG_REG(0xa714)
87*3d1e536eSJames Liao #define CPC_MCUSYS_PWR_CTRL		MCUCFG_REG(0xa804)
88*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_FLOW_CTRL_CFG	MCUCFG_REG(0xa814)
89*3d1e536eSJames Liao #define CPC_MCUSYS_LAST_CORE_REQ	MCUCFG_REG(0xa818)
90*3d1e536eSJames Liao #define CPC_MCUSYS_MP_LAST_CORE_RESP	MCUCFG_REG(0xa81c)
91*3d1e536eSJames Liao #define CPC_MCUSYS_LAST_CORE_RESP	MCUCFG_REG(0xa824)
92*3d1e536eSJames Liao #define CPC_MCUSYS_PWR_ON_MASK		MCUCFG_REG(0xa828)
93*3d1e536eSJames Liao #define CPC_MCUSYS_CPU_ON_SW_HINT_SET	MCUCFG_REG(0xa8a8)
94*3d1e536eSJames Liao #define CPC_MCUSYS_CPU_ON_SW_HINT_CLR	MCUCFG_REG(0xa8ac)
95*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_DBG_SETTING	MCUCFG_REG(0xab00)
96*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_KERNEL_TIME_L_BASE	MCUCFG_REG(0xab04)
97*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_KERNEL_TIME_H_BASE	MCUCFG_REG(0xab08)
98*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_SYSTEM_TIME_L_BASE	MCUCFG_REG(0xab0c)
99*3d1e536eSJames Liao #define CPC_MCUSYS_CPC_SYSTEM_TIME_H_BASE	MCUCFG_REG(0xab10)
100*3d1e536eSJames Liao #define CPC_MCUSYS_TRACE_SEL		MCUCFG_REG(0xab14)
101*3d1e536eSJames Liao #define CPC_MCUSYS_TRACE_DATA		MCUCFG_REG(0xab20)
102*3d1e536eSJames Liao #define CPC_MCUSYS_CLUSTER_COUNTER	MCUCFG_REG(0xab70)
103*3d1e536eSJames Liao #define CPC_MCUSYS_CLUSTER_COUNTER_CLR	MCUCFG_REG(0xab74)
104*3d1e536eSJames Liao 
105*3d1e536eSJames Liao #define SPARK2LDO			MCUCFG_REG(0x2700)
106*3d1e536eSJames Liao /* APB Module mcucfg */
107*3d1e536eSJames Liao #define MP0_CA7_CACHE_CONFIG		MCUCFG_REG(0x000)
108*3d1e536eSJames Liao #define MP0_AXI_CONFIG			MCUCFG_REG(0x02C)
109*3d1e536eSJames Liao #define MP0_MISC_CONFIG0		MCUCFG_REG(0x030)
110*3d1e536eSJames Liao #define MP0_MISC_CONFIG1		MCUCFG_REG(0x034)
111*3d1e536eSJames Liao #define MP0_MISC_CONFIG2		MCUCFG_REG(0x038)
112*3d1e536eSJames Liao #define MP0_MISC_CONFIG_BOOT_ADDR(cpu)	(MP0_MISC_CONFIG2 + ((cpu) * 8))
113*3d1e536eSJames Liao #define MP0_MISC_CONFIG3		MCUCFG_REG(0x03C)
114*3d1e536eSJames Liao #define MP0_MISC_CONFIG9		MCUCFG_REG(0x054)
115*3d1e536eSJames Liao #define MP0_CA7_MISC_CONFIG		MCUCFG_REG(0x064)
116*3d1e536eSJames Liao 
117*3d1e536eSJames Liao #define MP0_RW_RSVD0			MCUCFG_REG(0x06C)
118*3d1e536eSJames Liao 
119*3d1e536eSJames Liao 
120*3d1e536eSJames Liao #define MP1_CA7_CACHE_CONFIG		MCUCFG_REG(0x200)
121*3d1e536eSJames Liao #define MP1_AXI_CONFIG			MCUCFG_REG(0x22C)
122*3d1e536eSJames Liao #define MP1_MISC_CONFIG0		MCUCFG_REG(0x230)
123*3d1e536eSJames Liao #define MP1_MISC_CONFIG1		MCUCFG_REG(0x234)
124*3d1e536eSJames Liao #define MP1_MISC_CONFIG2		MCUCFG_REG(0x238)
125*3d1e536eSJames Liao #define MP1_MISC_CONFIG_BOOT_ADDR(cpu)	(MP1_MISC_CONFIG2 + ((cpu) * 8))
126*3d1e536eSJames Liao #define MP1_MISC_CONFIG3		MCUCFG_REG(0x23C)
127*3d1e536eSJames Liao #define MP1_MISC_CONFIG9		MCUCFG_REG(0x254)
128*3d1e536eSJames Liao #define MP1_CA7_MISC_CONFIG		MCUCFG_REG(0x264)
129*3d1e536eSJames Liao 
130*3d1e536eSJames Liao #define CCI_ADB400_DCM_CONFIG		MCUCFG_REG(0x740)
131*3d1e536eSJames Liao #define SYNC_DCM_CONFIG			MCUCFG_REG(0x744)
132*3d1e536eSJames Liao 
133*3d1e536eSJames Liao #define MP0_CLUSTER_CFG0		MCUCFG_REG(0xC8D0)
134*3d1e536eSJames Liao 
135*3d1e536eSJames Liao #define MP0_SPMC			MCUCFG_REG(0x788)
136*3d1e536eSJames Liao #define MP1_SPMC			MCUCFG_REG(0x78C)
137*3d1e536eSJames Liao #define MP2_AXI_CONFIG			MCUCFG_REG(0x220C)
138*3d1e536eSJames Liao #define MP2_AXI_CONFIG_ACINACTM		BIT(0)
139*3d1e536eSJames Liao #define MP2_AXI_CONFIG_AINACTS		BIT(4)
140*3d1e536eSJames Liao 
141*3d1e536eSJames Liao #define MPx_AXI_CONFIG_ACINACTM		BIT(4)
142*3d1e536eSJames Liao #define MPx_AXI_CONFIG_AINACTS		BIT(5)
143*3d1e536eSJames Liao 
144*3d1e536eSJames Liao #define MPx_CA7_MISC_CONFIG_standbywfil2	BIT(28)
145*3d1e536eSJames Liao 
146*3d1e536eSJames Liao #define MP0_CPU0_STANDBYWFE		BIT(20)
147*3d1e536eSJames Liao #define MP0_CPU1_STANDBYWFE		BIT(21)
148*3d1e536eSJames Liao #define MP0_CPU2_STANDBYWFE		BIT(22)
149*3d1e536eSJames Liao #define MP0_CPU3_STANDBYWFE		BIT(23)
150*3d1e536eSJames Liao 
151*3d1e536eSJames Liao #define MP1_CPU0_STANDBYWFE		BIT(20)
152*3d1e536eSJames Liao #define MP1_CPU1_STANDBYWFE		BIT(21)
153*3d1e536eSJames Liao #define MP1_CPU2_STANDBYWFE		BIT(22)
154*3d1e536eSJames Liao #define MP1_CPU3_STANDBYWFE		BIT(23)
155*3d1e536eSJames Liao 
156*3d1e536eSJames Liao #define CPUSYS0_SPARKVRETCNTRL		MCUCFG_REG(0x1c00)
157*3d1e536eSJames Liao #define CPUSYS0_SPARKEN			MCUCFG_REG(0x1c04)
158*3d1e536eSJames Liao #define CPUSYS0_AMUXSEL			MCUCFG_REG(0x1c08)
159*3d1e536eSJames Liao #define CPUSYS1_SPARKVRETCNTRL		MCUCFG_REG(0x3c00)
160*3d1e536eSJames Liao #define CPUSYS1_SPARKEN			MCUCFG_REG(0x3c04)
161*3d1e536eSJames Liao #define CPUSYS1_AMUXSEL			MCUCFG_REG(0x3c08)
162*3d1e536eSJames Liao 
163*3d1e536eSJames Liao #define MP2_PWR_RST_CTL			MCUCFG_REG(0x2008)
164*3d1e536eSJames Liao #define MP2_PTP3_CPUTOP_SPMC0		MCUCFG_REG(0x22A0)
165*3d1e536eSJames Liao #define MP2_PTP3_CPUTOP_SPMC1		MCUCFG_REG(0x22A4)
166*3d1e536eSJames Liao 
167*3d1e536eSJames Liao #define MP2_COQ				MCUCFG_REG(0x22BC)
168*3d1e536eSJames Liao #define MP2_COQ_SW_DIS			BIT(0)
169*3d1e536eSJames Liao 
170*3d1e536eSJames Liao #define MP2_CA15M_MON_SEL		MCUCFG_REG(0x2400)
171*3d1e536eSJames Liao #define MP2_CA15M_MON_L			MCUCFG_REG(0x2404)
172*3d1e536eSJames Liao 
173*3d1e536eSJames Liao #define CPUSYS2_CPU0_SPMC_CTL		MCUCFG_REG(0x2430)
174*3d1e536eSJames Liao #define CPUSYS2_CPU1_SPMC_CTL		MCUCFG_REG(0x2438)
175*3d1e536eSJames Liao #define CPUSYS2_CPU0_SPMC_STA		MCUCFG_REG(0x2434)
176*3d1e536eSJames Liao #define CPUSYS2_CPU1_SPMC_STA		MCUCFG_REG(0x243C)
177*3d1e536eSJames Liao 
178*3d1e536eSJames Liao #define MP0_CA7L_DBG_PWR_CTRL		MCUCFG_REG(0x068)
179*3d1e536eSJames Liao #define MP1_CA7L_DBG_PWR_CTRL		MCUCFG_REG(0x268)
180*3d1e536eSJames Liao #define BIG_DBG_PWR_CTRL		MCUCFG_REG(0x75C)
181*3d1e536eSJames Liao 
182*3d1e536eSJames Liao #define MP2_SW_RST_B			BIT(0)
183*3d1e536eSJames Liao #define MP2_TOPAON_APB_MASK		BIT(1)
184*3d1e536eSJames Liao 
185*3d1e536eSJames Liao #define B_SW_HOT_PLUG_RESET		BIT(30)
186*3d1e536eSJames Liao 
187*3d1e536eSJames Liao #define B_SW_PD_OFFSET			18U
188*3d1e536eSJames Liao #define B_SW_PD				(U(0x3f) << B_SW_PD_OFFSET)
189*3d1e536eSJames Liao 
190*3d1e536eSJames Liao #define B_SW_SRAM_SLEEPB_OFFSET		12U
191*3d1e536eSJames Liao #define B_SW_SRAM_SLEEPB		(U(0x3f) << B_SW_SRAM_SLEEPB_OFFSET)
192*3d1e536eSJames Liao 
193*3d1e536eSJames Liao #define B_SW_SRAM_ISOINTB		BIT(9)
194*3d1e536eSJames Liao #define B_SW_ISO			BIT(8)
195*3d1e536eSJames Liao #define B_SW_LOGIC_PDB			BIT(7)
196*3d1e536eSJames Liao #define B_SW_LOGIC_PRE2_PDB		BIT(6)
197*3d1e536eSJames Liao #define B_SW_LOGIC_PRE1_PDB		BIT(5)
198*3d1e536eSJames Liao #define B_SW_FSM_OVERRIDE		BIT(4)
199*3d1e536eSJames Liao #define B_SW_PWR_ON			BIT(3)
200*3d1e536eSJames Liao #define B_SW_PWR_ON_OVERRIDE_EN		BIT(2)
201*3d1e536eSJames Liao 
202*3d1e536eSJames Liao #define B_FSM_STATE_OUT_OFFSET		(6U)
203*3d1e536eSJames Liao #define B_FSM_STATE_OUT_MASK		(U(0x1f) << B_FSM_STATE_OUT_OFFSET)
204*3d1e536eSJames Liao #define B_SW_LOGIC_PDBO_ALL_OFF_ACK	BIT(5)
205*3d1e536eSJames Liao #define B_SW_LOGIC_PDBO_ALL_ON_ACK	BIT(4)
206*3d1e536eSJames Liao #define B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK	BIT(3)
207*3d1e536eSJames Liao #define B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK	BIT(2)
208*3d1e536eSJames Liao 
209*3d1e536eSJames Liao #define B_FSM_OFF			(0U << B_FSM_STATE_OUT_OFFSET)
210*3d1e536eSJames Liao #define B_FSM_ON			(1U << B_FSM_STATE_OUT_OFFSET)
211*3d1e536eSJames Liao #define B_FSM_RET			(2U << B_FSM_STATE_OUT_OFFSET)
212*3d1e536eSJames Liao 
213*3d1e536eSJames Liao #ifndef __ASSEMBLER__
214*3d1e536eSJames Liao /* cpu boot mode */
215*3d1e536eSJames Liao enum {
216*3d1e536eSJames Liao 	MP0_CPUCFG_64BIT_SHIFT = 12U,
217*3d1e536eSJames Liao 	MP1_CPUCFG_64BIT_SHIFT = 28U,
218*3d1e536eSJames Liao 	MP0_CPUCFG_64BIT = U(0xf) << MP0_CPUCFG_64BIT_SHIFT,
219*3d1e536eSJames Liao 	MP1_CPUCFG_64BIT = U(0xf) << MP1_CPUCFG_64BIT_SHIFT
220*3d1e536eSJames Liao };
221*3d1e536eSJames Liao 
222*3d1e536eSJames Liao enum {
223*3d1e536eSJames Liao 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0U,
224*3d1e536eSJames Liao 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4U,
225*3d1e536eSJames Liao 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8U,
226*3d1e536eSJames Liao 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12U,
227*3d1e536eSJames Liao 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16U,
228*3d1e536eSJames Liao 
229*3d1e536eSJames Liao 	MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK =
230*3d1e536eSJames Liao 		U(0xf) << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT,
231*3d1e536eSJames Liao 	MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK =
232*3d1e536eSJames Liao 		U(0xf) << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT,
233*3d1e536eSJames Liao 	MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK =
234*3d1e536eSJames Liao 		U(0xf) << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT,
235*3d1e536eSJames Liao 	MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK =
236*3d1e536eSJames Liao 		U(0xf) << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT,
237*3d1e536eSJames Liao 	MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK =
238*3d1e536eSJames Liao 		U(0xf) << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT
239*3d1e536eSJames Liao };
240*3d1e536eSJames Liao 
241*3d1e536eSJames Liao enum {
242*3d1e536eSJames Liao 	MP1_AINACTS_SHIFT = 4U,
243*3d1e536eSJames Liao 	MP1_AINACTS = 1U << MP1_AINACTS_SHIFT
244*3d1e536eSJames Liao };
245*3d1e536eSJames Liao 
246*3d1e536eSJames Liao enum {
247*3d1e536eSJames Liao 	MP1_SW_CG_GEN_SHIFT = 12U,
248*3d1e536eSJames Liao 	MP1_SW_CG_GEN = 1U << MP1_SW_CG_GEN_SHIFT
249*3d1e536eSJames Liao };
250*3d1e536eSJames Liao 
251*3d1e536eSJames Liao enum {
252*3d1e536eSJames Liao 	MP1_L2RSTDISABLE_SHIFT = 14U,
253*3d1e536eSJames Liao 	MP1_L2RSTDISABLE = 1U << MP1_L2RSTDISABLE_SHIFT
254*3d1e536eSJames Liao };
255*3d1e536eSJames Liao #endif /* __ASSEMBLER__ */
256*3d1e536eSJames Liao 
257*3d1e536eSJames Liao #endif  /* MCUCFG_H */
258