1*3d1e536eSJames Liao /* 2*3d1e536eSJames Liao * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*3d1e536eSJames Liao * 4*3d1e536eSJames Liao * SPDX-License-Identifier: BSD-3-Clause 5*3d1e536eSJames Liao */ 6*3d1e536eSJames Liao 7*3d1e536eSJames Liao #ifndef MTSPMC_PRIVATE_H 8*3d1e536eSJames Liao #define MTSPMC_PRIVATE_H 9*3d1e536eSJames Liao 10*3d1e536eSJames Liao #include <lib/utils_def.h> 11*3d1e536eSJames Liao #include <platform_def.h> 12*3d1e536eSJames Liao 13*3d1e536eSJames Liao unsigned long read_cpuectlr(void); 14*3d1e536eSJames Liao void write_cpuectlr(unsigned long cpuectlr); 15*3d1e536eSJames Liao 16*3d1e536eSJames Liao unsigned long read_cpupwrctlr_el1(void); 17*3d1e536eSJames Liao void write_cpupwrctlr_el1(unsigned long cpuectlr); 18*3d1e536eSJames Liao 19*3d1e536eSJames Liao /* 20*3d1e536eSJames Liao * per_cpu/cluster helper 21*3d1e536eSJames Liao */ 22*3d1e536eSJames Liao struct per_cpu_reg { 23*3d1e536eSJames Liao unsigned int cluster_addr; 24*3d1e536eSJames Liao unsigned int cpu_stride; 25*3d1e536eSJames Liao }; 26*3d1e536eSJames Liao 27*3d1e536eSJames Liao #define per_cpu(cluster, cpu, reg) \ 28*3d1e536eSJames Liao (reg[cluster].cluster_addr + (cpu << reg[cluster].cpu_stride)) 29*3d1e536eSJames Liao 30*3d1e536eSJames Liao #define per_cluster(cluster, reg) (reg[cluster].cluster_addr) 31*3d1e536eSJames Liao 32*3d1e536eSJames Liao #define SPM_REG(ofs) (uint32_t)(SPM_BASE + (ofs)) 33*3d1e536eSJames Liao #define MCUCFG_REG(ofs) (uint32_t)(MCUCFG_BASE + (ofs)) 34*3d1e536eSJames Liao #define INFRACFG_AO_REG(ofs) (uint32_t)(INFRACFG_AO_BASE + (ofs)) 35*3d1e536eSJames Liao 36*3d1e536eSJames Liao /* === SPMC related registers */ 37*3d1e536eSJames Liao #define SPM_POWERON_CONFIG_EN SPM_REG(0x000) 38*3d1e536eSJames Liao /* bit-fields of SPM_POWERON_CONFIG_EN */ 39*3d1e536eSJames Liao #define PROJECT_CODE (U(0xb16) << 16) 40*3d1e536eSJames Liao #define BCLK_CG_EN BIT(0) 41*3d1e536eSJames Liao 42*3d1e536eSJames Liao #define SPM_PWR_STATUS SPM_REG(0x16c) 43*3d1e536eSJames Liao #define SPM_PWR_STATUS_2ND SPM_REG(0x170) 44*3d1e536eSJames Liao #define SPM_CPU_PWR_STATUS SPM_REG(0x174) 45*3d1e536eSJames Liao 46*3d1e536eSJames Liao /* bit-fields of SPM_PWR_STATUS */ 47*3d1e536eSJames Liao #define MD BIT(0) 48*3d1e536eSJames Liao #define CONN BIT(1) 49*3d1e536eSJames Liao #define DDRPHY BIT(2) 50*3d1e536eSJames Liao #define DISP BIT(3) 51*3d1e536eSJames Liao #define MFG BIT(4) 52*3d1e536eSJames Liao #define ISP BIT(5) 53*3d1e536eSJames Liao #define INFRA BIT(6) 54*3d1e536eSJames Liao #define VDEC BIT(7) 55*3d1e536eSJames Liao #define MP0_CPUTOP BIT(8) 56*3d1e536eSJames Liao #define MP0_CPU0 BIT(9) 57*3d1e536eSJames Liao #define MP0_CPU1 BIT(10) 58*3d1e536eSJames Liao #define MP0_CPU2 BIT(11) 59*3d1e536eSJames Liao #define MP0_CPU3 BIT(12) 60*3d1e536eSJames Liao #define MCUSYS BIT(14) 61*3d1e536eSJames Liao #define MP0_CPU4 BIT(15) 62*3d1e536eSJames Liao #define MP0_CPU5 BIT(16) 63*3d1e536eSJames Liao #define MP0_CPU6 BIT(17) 64*3d1e536eSJames Liao #define MP0_CPU7 BIT(18) 65*3d1e536eSJames Liao #define VEN BIT(21) 66*3d1e536eSJames Liao 67*3d1e536eSJames Liao /* === SPMC related registers */ 68*3d1e536eSJames Liao #define SPM_MCUSYS_PWR_CON MCUCFG_REG(0xd200) 69*3d1e536eSJames Liao #define SPM_MP0_CPUTOP_PWR_CON MCUCFG_REG(0xd204) 70*3d1e536eSJames Liao #define SPM_MP0_CPU0_PWR_CON MCUCFG_REG(0xd208) 71*3d1e536eSJames Liao #define SPM_MP0_CPU1_PWR_CON MCUCFG_REG(0xd20c) 72*3d1e536eSJames Liao #define SPM_MP0_CPU2_PWR_CON MCUCFG_REG(0xd210) 73*3d1e536eSJames Liao #define SPM_MP0_CPU3_PWR_CON MCUCFG_REG(0xd214) 74*3d1e536eSJames Liao #define SPM_MP0_CPU4_PWR_CON MCUCFG_REG(0xd218) 75*3d1e536eSJames Liao #define SPM_MP0_CPU5_PWR_CON MCUCFG_REG(0xd21c) 76*3d1e536eSJames Liao #define SPM_MP0_CPU6_PWR_CON MCUCFG_REG(0xd220) 77*3d1e536eSJames Liao #define SPM_MP0_CPU7_PWR_CON MCUCFG_REG(0xd224) 78*3d1e536eSJames Liao 79*3d1e536eSJames Liao /* bit fields of SPM_*_PWR_CON */ 80*3d1e536eSJames Liao #define PWR_ON_ACK BIT(31) 81*3d1e536eSJames Liao #define VPROC_EXT_OFF BIT(7) 82*3d1e536eSJames Liao #define DORMANT_EN BIT(6) 83*3d1e536eSJames Liao #define RESETPWRON_CONFIG BIT(5) 84*3d1e536eSJames Liao #define PWR_CLK_DIS BIT(4) 85*3d1e536eSJames Liao #define PWR_ON BIT(2) 86*3d1e536eSJames Liao #define PWR_RST_B BIT(0) 87*3d1e536eSJames Liao 88*3d1e536eSJames Liao /**** per_cpu registers for SPM_MP0_CPU?_PWR_CON */ 89*3d1e536eSJames Liao static const struct per_cpu_reg SPM_CPU_PWR[] = { 90*3d1e536eSJames Liao { .cluster_addr = SPM_MP0_CPU0_PWR_CON, .cpu_stride = 2U } 91*3d1e536eSJames Liao }; 92*3d1e536eSJames Liao 93*3d1e536eSJames Liao /**** per_cluster registers for SPM_MP0_CPUTOP_PWR_CON */ 94*3d1e536eSJames Liao static const struct per_cpu_reg SPM_CLUSTER_PWR[] = { 95*3d1e536eSJames Liao { .cluster_addr = SPM_MP0_CPUTOP_PWR_CON, .cpu_stride = 0U } 96*3d1e536eSJames Liao }; 97*3d1e536eSJames Liao 98*3d1e536eSJames Liao /* === MCUCFG related registers */ 99*3d1e536eSJames Liao /* aa64naa32 */ 100*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG5 MCUCFG_REG(0xc8e4) 101*3d1e536eSJames Liao /* reset vectors */ 102*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG8 MCUCFG_REG(0xc900) 103*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG10 MCUCFG_REG(0xc908) 104*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG12 MCUCFG_REG(0xc910) 105*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG14 MCUCFG_REG(0xc918) 106*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG16 MCUCFG_REG(0xc920) 107*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG18 MCUCFG_REG(0xc928) 108*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG20 MCUCFG_REG(0xc930) 109*3d1e536eSJames Liao #define MCUCFG_MP0_CLUSTER_CFG22 MCUCFG_REG(0xc938) 110*3d1e536eSJames Liao 111*3d1e536eSJames Liao /* MCUSYS DREQ BIG VPROC ISO control */ 112*3d1e536eSJames Liao #define DREQ20_BIG_VPROC_ISO MCUCFG_REG(0xad8c) 113*3d1e536eSJames Liao 114*3d1e536eSJames Liao /**** per_cpu registers for MCUCFG_MP0_CLUSTER_CFG? */ 115*3d1e536eSJames Liao static const struct per_cpu_reg MCUCFG_BOOTADDR[] = { 116*3d1e536eSJames Liao { .cluster_addr = MCUCFG_MP0_CLUSTER_CFG8, .cpu_stride = 3U } 117*3d1e536eSJames Liao }; 118*3d1e536eSJames Liao 119*3d1e536eSJames Liao /**** per_cpu registers for MCUCFG_MP0_CLUSTER_CFG5 */ 120*3d1e536eSJames Liao static const struct per_cpu_reg MCUCFG_INITARCH[] = { 121*3d1e536eSJames Liao { .cluster_addr = MCUCFG_MP0_CLUSTER_CFG5, .cpu_stride = 0U } 122*3d1e536eSJames Liao }; 123*3d1e536eSJames Liao 124*3d1e536eSJames Liao #define MCUCFG_INITARCH_CPU_BIT(cpu) BIT(16U + cpu) 125*3d1e536eSJames Liao #define LAST_PC_REG(cpu) (MCUCFG_REG(0x308) + (cpu * 0x800)) 126*3d1e536eSJames Liao 127*3d1e536eSJames Liao /* === CPC control */ 128*3d1e536eSJames Liao #define MCUCFG_CPC_FLOW_CTRL_CFG MCUCFG_REG(0xa814) 129*3d1e536eSJames Liao #define MCUCFG_CPC_SPMC_PWR_STATUS MCUCFG_REG(0xa840) 130*3d1e536eSJames Liao 131*3d1e536eSJames Liao /* bit fields of CPC_FLOW_CTRL_CFG */ 132*3d1e536eSJames Liao #define CPC_CTRL_ENABLE BIT(16) 133*3d1e536eSJames Liao #define SSPM_ALL_PWR_CTRL_EN BIT(13) /* for cpu-hotplug */ 134*3d1e536eSJames Liao #define GIC_WAKEUP_IGNORE(cpu) BIT(21 + cpu) 135*3d1e536eSJames Liao 136*3d1e536eSJames Liao /* bit fields of CPC_SPMC_PWR_STATUS */ 137*3d1e536eSJames Liao #define CORE_SPMC_PWR_ON_ACK GENMASK(15, 0) 138*3d1e536eSJames Liao 139*3d1e536eSJames Liao /* === APB Module infracfg_ao */ 140*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN INFRACFG_AO_REG(0x0220) 141*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_STA0 INFRACFG_AO_REG(0x0224) 142*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_STA1 INFRACFG_AO_REG(0x0228) 143*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_SET INFRACFG_AO_REG(0x02a0) 144*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_CLR INFRACFG_AO_REG(0x02a4) 145*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_1 INFRACFG_AO_REG(0x0250) 146*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_STA0_1 INFRACFG_AO_REG(0x0254) 147*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_STA1_1 INFRACFG_AO_REG(0x0258) 148*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_1_SET INFRACFG_AO_REG(0x02a8) 149*3d1e536eSJames Liao #define INFRA_TOPAXI_PROTECTEN_1_CLR INFRACFG_AO_REG(0x02ac) 150*3d1e536eSJames Liao 151*3d1e536eSJames Liao /* bit fields of INFRA_TOPAXI_PROTECTEN */ 152*3d1e536eSJames Liao #define MP0_SPMC_PROT_STEP1_0_MASK BIT(12) 153*3d1e536eSJames Liao #define MP0_SPMC_PROT_STEP1_1_MASK (BIT(26) | BIT(12)) 154*3d1e536eSJames Liao 155*3d1e536eSJames Liao /* === SPARK */ 156*3d1e536eSJames Liao #define VOLTAGE_04 U(0x40) 157*3d1e536eSJames Liao #define VOLTAGE_05 U(0x60) 158*3d1e536eSJames Liao 159*3d1e536eSJames Liao #define PTP3_CPU0_SPMC_SW_CFG MCUCFG_REG(0x200) 160*3d1e536eSJames Liao #define CPU0_ILDO_CONTROL5 MCUCFG_REG(0x334) 161*3d1e536eSJames Liao #define CPU0_ILDO_CONTROL8 MCUCFG_REG(0x340) 162*3d1e536eSJames Liao 163*3d1e536eSJames Liao /* bit fields of CPU0_ILDO_CONTROL5 */ 164*3d1e536eSJames Liao #define ILDO_RET_VOSEL GENMASK(7, 0) 165*3d1e536eSJames Liao 166*3d1e536eSJames Liao /* bit fields of PTP3_CPU_SPMC_SW_CFG */ 167*3d1e536eSJames Liao #define SW_SPARK_EN BIT(0) 168*3d1e536eSJames Liao 169*3d1e536eSJames Liao /* bit fields of CPU0_ILDO_CONTROL8 */ 170*3d1e536eSJames Liao #define ILDO_BYPASS_B BIT(0) 171*3d1e536eSJames Liao 172*3d1e536eSJames Liao static const struct per_cpu_reg MCUCFG_SPARK[] = { 173*3d1e536eSJames Liao { .cluster_addr = PTP3_CPU0_SPMC_SW_CFG, .cpu_stride = 11U } 174*3d1e536eSJames Liao }; 175*3d1e536eSJames Liao 176*3d1e536eSJames Liao static const struct per_cpu_reg ILDO_CONTROL5[] = { 177*3d1e536eSJames Liao { .cluster_addr = CPU0_ILDO_CONTROL5, .cpu_stride = 11U } 178*3d1e536eSJames Liao }; 179*3d1e536eSJames Liao 180*3d1e536eSJames Liao static const struct per_cpu_reg ILDO_CONTROL8[] = { 181*3d1e536eSJames Liao { .cluster_addr = CPU0_ILDO_CONTROL8, .cpu_stride = 11U } 182*3d1e536eSJames Liao }; 183*3d1e536eSJames Liao 184*3d1e536eSJames Liao #endif /* MTSPMC_PRIVATE_H */ 185