1*ebb44440SRoger Lu /* 2*ebb44440SRoger Lu * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*ebb44440SRoger Lu * 4*ebb44440SRoger Lu * SPDX-License-Identifier: BSD-3-Clause 5*ebb44440SRoger Lu */ 6*ebb44440SRoger Lu 7*ebb44440SRoger Lu #ifndef SLEEP_DEF_H 8*ebb44440SRoger Lu #define SLEEP_DEF_H 9*ebb44440SRoger Lu 10*ebb44440SRoger Lu /* 11*ebb44440SRoger Lu * Auto generated by DE, please DO NOT modify this file directly. 12*ebb44440SRoger Lu */ 13*ebb44440SRoger Lu 14*ebb44440SRoger Lu /* --- SPM Flag Define --- */ 15*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_CPU_PDN (1U << 0) 16*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_INFRA_PDN (1U << 1) 17*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_DDRPHY_PDN (1U << 2) 18*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_VCORE_DVS (1U << 3) 19*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_VCORE_DFS (1U << 4) 20*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_COMMON_SCENARIO (1U << 5) 21*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_BUS_CLK_OFF (1U << 6) 22*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_ARMPLL_OFF (1U << 7) 23*ebb44440SRoger Lu #define SPM_FLAG_KEEP_CSYSPWRACK_HIGH (1U << 8) 24*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_LVTS_WORKAROUND (1U << 9) 25*ebb44440SRoger Lu #define SPM_FLAG_RUN_COMMON_SCENARIO (1U << 10) 26*ebb44440SRoger Lu #define SPM_FLAG_RESERVED_BIT11 (1U << 11) 27*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_SPM_DBG_WDT_DUMP (1U << 12) 28*ebb44440SRoger Lu #define SPM_FLAG_USE_SRCCLKENO2 (1U << 13) 29*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_6315_CTRL (1U << 14) 30*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_TIA_WORKAROUND (1U << 15) 31*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_SYSRAM_SLEEP (1U << 16) 32*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_SSPM_SRAM_SLEEP (1U << 17) 33*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_MCUPM_SRAM_SLEEP (1U << 18) 34*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_MD_MUMTAS (1U << 19) 35*ebb44440SRoger Lu #define SPM_FLAG_ENABLE_VOLTAGE_BIN (1U << 20) 36*ebb44440SRoger Lu #define SPM_FLAG_RESERVED_BIT21 (1U << 21) 37*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_DRAMC_MCU_SRAM_SLEEP (1U << 22) 38*ebb44440SRoger Lu #define SPM_FLAG_DISABLE_SRAM_EVENT (1U << 23) 39*ebb44440SRoger Lu #define SPM_FLAG_RESERVED_BIT24 (1U << 24) 40*ebb44440SRoger Lu #define SPM_FLAG_RESERVED_BIT25 (1U << 25) 41*ebb44440SRoger Lu #define SPM_FLAG_RESERVED_BIT26 (1U << 26) 42*ebb44440SRoger Lu #define SPM_FLAG_VTCXO_STATE (1U << 27) 43*ebb44440SRoger Lu #define SPM_FLAG_INFRA_STATE (1U << 28) 44*ebb44440SRoger Lu #define SPM_FLAG_APSRC_STATE (1U << 29) 45*ebb44440SRoger Lu #define SPM_FLAG_VRF18_STATE (1U << 30) 46*ebb44440SRoger Lu #define SPM_FLAG_DDREN_STATE (1U << 31) 47*ebb44440SRoger Lu /* --- SPM Flag1 Define --- */ 48*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_AXI_BUS_TO_26M (1U << 0) 49*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_SYSPLL_OFF (1U << 1) 50*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_PWRAP_CLK_SWITCH (1U << 2) 51*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_ULPOSC_OFF (1U << 3) 52*ebb44440SRoger Lu #define SPM_FLAG1_FW_SET_ULPOSC_ON (1U << 4) 53*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT5 (1U << 5) 54*ebb44440SRoger Lu #define SPM_FLAG1_ENABLE_REKICK (1U << 6) 55*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_MD26M_CK_OFF (1U << 7) 56*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT8 (1U << 8) 57*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT9 (1U << 9) 58*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_SRCLKEN_LOW (1U << 10) 59*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_SCP_CLK_SWITCH (1U << 11) 60*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT12 (1U << 12) 61*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT13 (1U << 13) 62*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT14 (1U << 14) 63*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT15 (1U << 15) 64*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT16 (1U << 16) 65*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT17 (1U << 17) 66*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT18 (1U << 18) 67*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT19 (1U << 19) 68*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_DEVAPC_SRAM_SLEEP (1U << 20) 69*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT21 (1U << 21) 70*ebb44440SRoger Lu #define SPM_FLAG1_ENABLE_VS1_VOTER (1U << 22) 71*ebb44440SRoger Lu #define SPM_FLAG1_ENABLE_VS2_VOTER (1U << 23) 72*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_SCP_VREQ_MASK_CONTROL (1U << 24) 73*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT25 (1U << 25) 74*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT26 (1U << 26) 75*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT27 (1U << 27) 76*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT28 (1U << 28) 77*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT29 (1U << 29) 78*ebb44440SRoger Lu #define SPM_FLAG1_RESERVED_BIT30 (1U << 30) 79*ebb44440SRoger Lu #define SPM_FLAG1_DISABLE_CPUEB_OFF (1U << 31) 80*ebb44440SRoger Lu /* --- SPM DEBUG Define --- */ 81*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_26M_WAKE (1U << 0) 82*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_26M_SLEEP (1U << 1) 83*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_INFRA_WAKE (1U << 2) 84*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_INFRA_SLEEP (1U << 3) 85*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_APSRC_WAKE (1U << 4) 86*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_APSRC_SLEEP (1U << 5) 87*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_VRF18_WAKE (1U << 6) 88*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_VRF18_SLEEP (1U << 7) 89*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DDREN_WAKE (1U << 8) 90*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DDREN_SLEEP (1U << 9) 91*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DRAM_SREF_ABORT_IN_APSRC (1U << 10) 92*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_MCUPM_SRAM_STATE (1U << 11) 93*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SSPM_SRAM_STATE (1U << 12) 94*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DRAM_SREF_ABORT_IN_DDREN (1U << 13) 95*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DRAMC_MCU_SRAM_STATE (1U << 14) 96*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SYSRAM_SLP (1U << 15) 97*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SYSRAM_ON (1U << 16) 98*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_MCUPM_SRAM_SLP (1U << 17) 99*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_MCUPM_SRAM_ON (1U << 18) 100*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SSPM_SRAM_SLP (1U << 19) 101*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SSPM_SRAM_ON (1U << 20) 102*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DRAMC_MCU_SRAM_SLP (1U << 21) 103*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_DRAMC_MCU_SRAM_ON (1U << 22) 104*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SCP_VCORE_0P575V (1U << 23) 105*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SCP_VCORE_0P600V (1U << 24) 106*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SCP_VCORE_0P650V (1U << 25) 107*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SCP_VCORE_0P725V (1U << 26) 108*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_SPM_GO_WAKEUP_NOW (1U << 27) 109*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_VTCXO_STATE (1U << 28) 110*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_INFRA_STATE (1U << 29) 111*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_VRR18_STATE (1U << 30) 112*ebb44440SRoger Lu #define SPM_DBG_DEBUG_IDX_APSRC_STATE (1U << 31) 113*ebb44440SRoger Lu /* --- SPM DEBUG1 Define --- */ 114*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_CURRENT_IS_LP (1U << 0) 115*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_VCORE_DVFS_START (1U << 1) 116*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SYSPLL_OFF (1U << 2) 117*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SYSPLL_ON (1U << 3) 118*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_CURRENT_IS_VCORE_DVFS (1U << 4) 119*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_INFRA_MTCMOS_OFF (1U << 5) 120*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_INFRA_MTCMOS_ON (1U << 6) 121*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_VRCXO_SLEEP_ABORT (1U << 7) 122*ebb44440SRoger Lu #define SPM_DBG1_RESERVED_BIT8 (1U << 8) 123*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_INFRA_SUB_MTCMOS_OFF (1U << 9) 124*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_INFRA_SUB_MTCMOS_ON (1U << 10) 125*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_PWRAP_CLK_TO_ULPOSC (1U << 11) 126*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_PWRAP_CLK_TO_26M (1U << 12) 127*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SCP_CLK_TO_32K (1U << 13) 128*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SCP_CLK_TO_26M (1U << 14) 129*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_BUS_CLK_OFF (1U << 15) 130*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_BUS_CLK_ON (1U << 16) 131*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SRCLKEN2_LOW (1U << 17) 132*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SRCLKEN2_HIGH (1U << 18) 133*ebb44440SRoger Lu #define SPM_DBG1_RESERVED_BIT19 (1U << 19) 134*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_ULPOSC_IS_OFF_BUT_SHOULD_ON (1U << 20) 135*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_6315_LOW (1U << 21) 136*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_6315_HIGH (1U << 22) 137*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_PWRAP_SLEEP_ACK_LOW_ABORT (1U << 23) 138*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_PWRAP_SLEEP_ACK_HIGH_ABORT (1U << 24) 139*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_EMI_SLP_IDLE_ABORT (1U << 25) 140*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SCP_SLP_ACK_LOW_ABORT (1U << 26) 141*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SCP_SLP_ACK_HIGH_ABORT (1U << 27) 142*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_IDX_SPM_DVFS_CMD_RDY_ABORT (1U << 28) 143*ebb44440SRoger Lu #define SPM_DBG1_RESERVED_BIT29 (1U << 29) 144*ebb44440SRoger Lu #define SPM_DBG1_RESERVED_BIT30 (1U << 30) 145*ebb44440SRoger Lu #define SPM_DBG1_DEBUG_DISABLE_CPUEB_OFF (1U << 31) 146*ebb44440SRoger Lu 147*ebb44440SRoger Lu /* Macro and Inline */ 148*ebb44440SRoger Lu #define is_cpu_pdn(flags) (((flags) & SPM_FLAG_DISABLE_CPU_PDN) == 0U) 149*ebb44440SRoger Lu #define is_infra_pdn(flags) (((flags) & SPM_FLAG_DISABLE_INFRA_PDN) == 0U) 150*ebb44440SRoger Lu #define is_ddrphy_pdn(flags) (((flags) & SPM_FLAG_DISABLE_DDRPHY_PDN) == 0U) 151*ebb44440SRoger Lu #endif /* SLEEP_DEF_H */ 152