xref: /rk3399_ARM-atf/plat/mediatek/mt8192/drivers/spm/mt_spm_suspend.c (revision 258f6a2d40ede90127abfefa9af594a4943789d7)
1*ebb44440SRoger Lu /*
2*ebb44440SRoger Lu  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*ebb44440SRoger Lu  *
4*ebb44440SRoger Lu  * SPDX-License-Identifier: BSD-3-Clause
5*ebb44440SRoger Lu  */
6*ebb44440SRoger Lu 
7*ebb44440SRoger Lu #include <common/debug.h>
8*ebb44440SRoger Lu #include <lib/mmio.h>
9*ebb44440SRoger Lu #include <mt_spm.h>
10*ebb44440SRoger Lu #include <mt_spm_conservation.h>
11*ebb44440SRoger Lu #include <mt_spm_internal.h>
12*ebb44440SRoger Lu #include <mt_spm_rc_internal.h>
13*ebb44440SRoger Lu #include <mt_spm_reg.h>
14*ebb44440SRoger Lu #include <mt_spm_resource_req.h>
15*ebb44440SRoger Lu #include <mt_spm_suspend.h>
16*ebb44440SRoger Lu #include <plat_pm.h>
17*ebb44440SRoger Lu #include <uart.h>
18*ebb44440SRoger Lu 
19*ebb44440SRoger Lu #define SPM_SUSPEND_SLEEP_PCM_FLAG		\
20*ebb44440SRoger Lu 	(SPM_FLAG_DISABLE_INFRA_PDN |		\
21*ebb44440SRoger Lu 	 SPM_FLAG_DISABLE_VCORE_DVS |		\
22*ebb44440SRoger Lu 	 SPM_FLAG_DISABLE_VCORE_DFS |		\
23*ebb44440SRoger Lu 	 SPM_FLAG_KEEP_CSYSPWRACK_HIGH |	\
24*ebb44440SRoger Lu 	 SPM_FLAG_USE_SRCCLKENO2 |		\
25*ebb44440SRoger Lu 	 SPM_FLAG_ENABLE_MD_MUMTAS |		\
26*ebb44440SRoger Lu 	 SPM_FLAG_SRAM_SLEEP_CTRL)
27*ebb44440SRoger Lu 
28*ebb44440SRoger Lu #define SPM_SUSPEND_SLEEP_PCM_FLAG1		\
29*ebb44440SRoger Lu 	(SPM_FLAG1_DISABLE_MD26M_CK_OFF)
30*ebb44440SRoger Lu 
31*ebb44440SRoger Lu #define SPM_SUSPEND_PCM_FLAG			\
32*ebb44440SRoger Lu 	(SPM_FLAG_DISABLE_VCORE_DVS |		\
33*ebb44440SRoger Lu 	 SPM_FLAG_DISABLE_VCORE_DFS |		\
34*ebb44440SRoger Lu 	 SPM_FLAG_ENABLE_TIA_WORKAROUND |	\
35*ebb44440SRoger Lu 	 SPM_FLAG_ENABLE_MD_MUMTAS |		\
36*ebb44440SRoger Lu 	 SPM_FLAG_SRAM_SLEEP_CTRL)
37*ebb44440SRoger Lu 
38*ebb44440SRoger Lu #define SPM_SUSPEND_PCM_FLAG1			\
39*ebb44440SRoger Lu 	(SPM_FLAG1_DISABLE_MD26M_CK_OFF)
40*ebb44440SRoger Lu 
41*ebb44440SRoger Lu #define __WAKE_SRC_FOR_SUSPEND_COMMON__		\
42*ebb44440SRoger Lu 	(R12_PCM_TIMER |			\
43*ebb44440SRoger Lu 	 R12_KP_IRQ_B |				\
44*ebb44440SRoger Lu 	 R12_APWDT_EVENT_B |			\
45*ebb44440SRoger Lu 	 R12_APXGPT1_EVENT_B |			\
46*ebb44440SRoger Lu 	 R12_CONN2AP_SPM_WAKEUP_B |		\
47*ebb44440SRoger Lu 	 R12_EINT_EVENT_B |			\
48*ebb44440SRoger Lu 	 R12_CONN_WDT_IRQ_B |			\
49*ebb44440SRoger Lu 	 R12_CCIF0_EVENT_B |			\
50*ebb44440SRoger Lu 	 R12_SSPM2SPM_WAKEUP_B |		\
51*ebb44440SRoger Lu 	 R12_SCP2SPM_WAKEUP_B |			\
52*ebb44440SRoger Lu 	 R12_ADSP2SPM_WAKEUP_B |		\
53*ebb44440SRoger Lu 	 R12_USBX_CDSC_B |			\
54*ebb44440SRoger Lu 	 R12_USBX_POWERDWN_B |			\
55*ebb44440SRoger Lu 	 R12_SYS_TIMER_EVENT_B |		\
56*ebb44440SRoger Lu 	 R12_EINT_EVENT_SECURE_B |		\
57*ebb44440SRoger Lu 	 R12_CCIF1_EVENT_B |			\
58*ebb44440SRoger Lu 	 R12_SYS_CIRQ_IRQ_B |			\
59*ebb44440SRoger Lu 	 R12_MD2AP_PEER_EVENT_B |		\
60*ebb44440SRoger Lu 	 R12_MD1_WDT_B |			\
61*ebb44440SRoger Lu 	 R12_CLDMA_EVENT_B |			\
62*ebb44440SRoger Lu 	 R12_REG_CPU_WAKEUP |			\
63*ebb44440SRoger Lu 	 R12_APUSYS_WAKE_HOST_B |		\
64*ebb44440SRoger Lu 	 R12_PCIE_BRIDGE_IRQ |			\
65*ebb44440SRoger Lu 	 R12_PCIE_IRQ)
66*ebb44440SRoger Lu 
67*ebb44440SRoger Lu #if defined(CFG_MICROTRUST_TEE_SUPPORT)
68*ebb44440SRoger Lu #define WAKE_SRC_FOR_SUSPEND (__WAKE_SRC_FOR_SUSPEND_COMMON__)
69*ebb44440SRoger Lu #else
70*ebb44440SRoger Lu #define WAKE_SRC_FOR_SUSPEND			\
71*ebb44440SRoger Lu 	(__WAKE_SRC_FOR_SUSPEND_COMMON__ |	\
72*ebb44440SRoger Lu 	 R12_SEJ_EVENT_B)
73*ebb44440SRoger Lu #endif
74*ebb44440SRoger Lu 
75*ebb44440SRoger Lu static struct pwr_ctrl suspend_ctrl = {
76*ebb44440SRoger Lu 	.wake_src = WAKE_SRC_FOR_SUSPEND,
77*ebb44440SRoger Lu 	.pcm_flags = SPM_SUSPEND_PCM_FLAG | SPM_FLAG_DISABLE_INFRA_PDN,
78*ebb44440SRoger Lu 	.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1,
79*ebb44440SRoger Lu 
80*ebb44440SRoger Lu 	/* Auto-gen Start */
81*ebb44440SRoger Lu 
82*ebb44440SRoger Lu 	/* SPM_AP_STANDBY_CON */
83*ebb44440SRoger Lu 	.reg_wfi_op = 0,
84*ebb44440SRoger Lu 	.reg_wfi_type = 0,
85*ebb44440SRoger Lu 	.reg_mp0_cputop_idle_mask = 0,
86*ebb44440SRoger Lu 	.reg_mp1_cputop_idle_mask = 0,
87*ebb44440SRoger Lu 	.reg_mcusys_idle_mask = 0,
88*ebb44440SRoger Lu 	.reg_md_apsrc_1_sel = 0,
89*ebb44440SRoger Lu 	.reg_md_apsrc_0_sel = 0,
90*ebb44440SRoger Lu 	.reg_conn_apsrc_sel = 0,
91*ebb44440SRoger Lu 
92*ebb44440SRoger Lu 	/* SPM_SRC6_MASK */
93*ebb44440SRoger Lu 	.reg_dpmaif_srcclkena_mask_b = 1,
94*ebb44440SRoger Lu 	.reg_dpmaif_infra_req_mask_b = 1,
95*ebb44440SRoger Lu 	.reg_dpmaif_apsrc_req_mask_b = 1,
96*ebb44440SRoger Lu 	.reg_dpmaif_vrf18_req_mask_b = 1,
97*ebb44440SRoger Lu 	.reg_dpmaif_ddr_en_mask_b    = 1,
98*ebb44440SRoger Lu 
99*ebb44440SRoger Lu 	/* SPM_SRC_REQ */
100*ebb44440SRoger Lu 	.reg_spm_apsrc_req = 0,
101*ebb44440SRoger Lu 	.reg_spm_f26m_req = 0,
102*ebb44440SRoger Lu 	.reg_spm_infra_req = 0,
103*ebb44440SRoger Lu 	.reg_spm_vrf18_req = 0,
104*ebb44440SRoger Lu 	.reg_spm_ddr_en_req = 0,
105*ebb44440SRoger Lu 	.reg_spm_dvfs_req = 0,
106*ebb44440SRoger Lu 	.reg_spm_sw_mailbox_req = 0,
107*ebb44440SRoger Lu 	.reg_spm_sspm_mailbox_req = 0,
108*ebb44440SRoger Lu 	.reg_spm_adsp_mailbox_req = 0,
109*ebb44440SRoger Lu 	.reg_spm_scp_mailbox_req = 0,
110*ebb44440SRoger Lu 
111*ebb44440SRoger Lu 	/* SPM_SRC_MASK */
112*ebb44440SRoger Lu 	.reg_md_srcclkena_0_mask_b = 1,
113*ebb44440SRoger Lu 	.reg_md_srcclkena2infra_req_0_mask_b = 0,
114*ebb44440SRoger Lu 	.reg_md_apsrc2infra_req_0_mask_b = 1,
115*ebb44440SRoger Lu 	.reg_md_apsrc_req_0_mask_b = 1,
116*ebb44440SRoger Lu 	.reg_md_vrf18_req_0_mask_b = 1,
117*ebb44440SRoger Lu 	.reg_md_ddr_en_0_mask_b = 1,
118*ebb44440SRoger Lu 	.reg_md_srcclkena_1_mask_b = 0,
119*ebb44440SRoger Lu 	.reg_md_srcclkena2infra_req_1_mask_b = 0,
120*ebb44440SRoger Lu 	.reg_md_apsrc2infra_req_1_mask_b = 0,
121*ebb44440SRoger Lu 	.reg_md_apsrc_req_1_mask_b = 0,
122*ebb44440SRoger Lu 	.reg_md_vrf18_req_1_mask_b = 0,
123*ebb44440SRoger Lu 	.reg_md_ddr_en_1_mask_b = 0,
124*ebb44440SRoger Lu 	.reg_conn_srcclkena_mask_b = 1,
125*ebb44440SRoger Lu 	.reg_conn_srcclkenb_mask_b = 0,
126*ebb44440SRoger Lu 	.reg_conn_infra_req_mask_b = 1,
127*ebb44440SRoger Lu 	.reg_conn_apsrc_req_mask_b = 1,
128*ebb44440SRoger Lu 	.reg_conn_vrf18_req_mask_b = 1,
129*ebb44440SRoger Lu 	.reg_conn_ddr_en_mask_b = 1,
130*ebb44440SRoger Lu 	.reg_conn_vfe28_mask_b = 0,
131*ebb44440SRoger Lu 	.reg_srcclkeni0_srcclkena_mask_b = 1,
132*ebb44440SRoger Lu 	.reg_srcclkeni0_infra_req_mask_b = 1,
133*ebb44440SRoger Lu 	.reg_srcclkeni1_srcclkena_mask_b = 0,
134*ebb44440SRoger Lu 	.reg_srcclkeni1_infra_req_mask_b = 0,
135*ebb44440SRoger Lu 	.reg_srcclkeni2_srcclkena_mask_b = 0,
136*ebb44440SRoger Lu 	.reg_srcclkeni2_infra_req_mask_b = 0,
137*ebb44440SRoger Lu 	.reg_infrasys_apsrc_req_mask_b = 0,
138*ebb44440SRoger Lu 	.reg_infrasys_ddr_en_mask_b = 1,
139*ebb44440SRoger Lu 	.reg_md32_srcclkena_mask_b = 1,
140*ebb44440SRoger Lu 	.reg_md32_infra_req_mask_b = 1,
141*ebb44440SRoger Lu 	.reg_md32_apsrc_req_mask_b = 1,
142*ebb44440SRoger Lu 	.reg_md32_vrf18_req_mask_b = 1,
143*ebb44440SRoger Lu 	.reg_md32_ddr_en_mask_b = 1,
144*ebb44440SRoger Lu 
145*ebb44440SRoger Lu 	/* SPM_SRC2_MASK */
146*ebb44440SRoger Lu 	.reg_scp_srcclkena_mask_b = 1,
147*ebb44440SRoger Lu 	.reg_scp_infra_req_mask_b = 1,
148*ebb44440SRoger Lu 	.reg_scp_apsrc_req_mask_b = 1,
149*ebb44440SRoger Lu 	.reg_scp_vrf18_req_mask_b = 1,
150*ebb44440SRoger Lu 	.reg_scp_ddr_en_mask_b = 1,
151*ebb44440SRoger Lu 	.reg_audio_dsp_srcclkena_mask_b = 1,
152*ebb44440SRoger Lu 	.reg_audio_dsp_infra_req_mask_b = 1,
153*ebb44440SRoger Lu 	.reg_audio_dsp_apsrc_req_mask_b = 1,
154*ebb44440SRoger Lu 	.reg_audio_dsp_vrf18_req_mask_b = 1,
155*ebb44440SRoger Lu 	.reg_audio_dsp_ddr_en_mask_b = 1,
156*ebb44440SRoger Lu 	.reg_ufs_srcclkena_mask_b = 1,
157*ebb44440SRoger Lu 	.reg_ufs_infra_req_mask_b = 1,
158*ebb44440SRoger Lu 	.reg_ufs_apsrc_req_mask_b = 1,
159*ebb44440SRoger Lu 	.reg_ufs_vrf18_req_mask_b = 1,
160*ebb44440SRoger Lu 	.reg_ufs_ddr_en_mask_b = 1,
161*ebb44440SRoger Lu 	.reg_disp0_apsrc_req_mask_b = 1,
162*ebb44440SRoger Lu 	.reg_disp0_ddr_en_mask_b = 1,
163*ebb44440SRoger Lu 	.reg_disp1_apsrc_req_mask_b = 1,
164*ebb44440SRoger Lu 	.reg_disp1_ddr_en_mask_b = 1,
165*ebb44440SRoger Lu 	.reg_gce_infra_req_mask_b = 1,
166*ebb44440SRoger Lu 	.reg_gce_apsrc_req_mask_b = 1,
167*ebb44440SRoger Lu 	.reg_gce_vrf18_req_mask_b = 1,
168*ebb44440SRoger Lu 	.reg_gce_ddr_en_mask_b = 1,
169*ebb44440SRoger Lu 	.reg_apu_srcclkena_mask_b = 1,
170*ebb44440SRoger Lu 	.reg_apu_infra_req_mask_b = 1,
171*ebb44440SRoger Lu 	.reg_apu_apsrc_req_mask_b = 1,
172*ebb44440SRoger Lu 	.reg_apu_vrf18_req_mask_b = 1,
173*ebb44440SRoger Lu 	.reg_apu_ddr_en_mask_b = 1,
174*ebb44440SRoger Lu 	.reg_cg_check_srcclkena_mask_b = 0,
175*ebb44440SRoger Lu 	.reg_cg_check_apsrc_req_mask_b = 0,
176*ebb44440SRoger Lu 	.reg_cg_check_vrf18_req_mask_b = 0,
177*ebb44440SRoger Lu 	.reg_cg_check_ddr_en_mask_b = 0,
178*ebb44440SRoger Lu 
179*ebb44440SRoger Lu 	/* SPM_SRC3_MASK */
180*ebb44440SRoger Lu 	.reg_dvfsrc_event_trigger_mask_b = 1,
181*ebb44440SRoger Lu 	.reg_sw2spm_int0_mask_b = 0,
182*ebb44440SRoger Lu 	.reg_sw2spm_int1_mask_b = 0,
183*ebb44440SRoger Lu 	.reg_sw2spm_int2_mask_b = 0,
184*ebb44440SRoger Lu 	.reg_sw2spm_int3_mask_b = 0,
185*ebb44440SRoger Lu 	.reg_sc_adsp2spm_wakeup_mask_b = 0,
186*ebb44440SRoger Lu 	.reg_sc_sspm2spm_wakeup_mask_b = 0,
187*ebb44440SRoger Lu 	.reg_sc_scp2spm_wakeup_mask_b = 0,
188*ebb44440SRoger Lu 	.reg_csyspwrreq_mask = 1,
189*ebb44440SRoger Lu 	.reg_spm_srcclkena_reserved_mask_b = 0,
190*ebb44440SRoger Lu 	.reg_spm_infra_req_reserved_mask_b = 0,
191*ebb44440SRoger Lu 	.reg_spm_apsrc_req_reserved_mask_b = 0,
192*ebb44440SRoger Lu 	.reg_spm_vrf18_req_reserved_mask_b = 0,
193*ebb44440SRoger Lu 	.reg_spm_ddr_en_reserved_mask_b = 0,
194*ebb44440SRoger Lu 	.reg_mcupm_srcclkena_mask_b = 1,
195*ebb44440SRoger Lu 	.reg_mcupm_infra_req_mask_b = 1,
196*ebb44440SRoger Lu 	.reg_mcupm_apsrc_req_mask_b = 1,
197*ebb44440SRoger Lu 	.reg_mcupm_vrf18_req_mask_b = 1,
198*ebb44440SRoger Lu 	.reg_mcupm_ddr_en_mask_b = 1,
199*ebb44440SRoger Lu 	.reg_msdc0_srcclkena_mask_b = 1,
200*ebb44440SRoger Lu 	.reg_msdc0_infra_req_mask_b = 1,
201*ebb44440SRoger Lu 	.reg_msdc0_apsrc_req_mask_b = 1,
202*ebb44440SRoger Lu 	.reg_msdc0_vrf18_req_mask_b = 1,
203*ebb44440SRoger Lu 	.reg_msdc0_ddr_en_mask_b = 1,
204*ebb44440SRoger Lu 	.reg_msdc1_srcclkena_mask_b = 1,
205*ebb44440SRoger Lu 	.reg_msdc1_infra_req_mask_b = 1,
206*ebb44440SRoger Lu 	.reg_msdc1_apsrc_req_mask_b = 1,
207*ebb44440SRoger Lu 	.reg_msdc1_vrf18_req_mask_b = 1,
208*ebb44440SRoger Lu 	.reg_msdc1_ddr_en_mask_b = 1,
209*ebb44440SRoger Lu 
210*ebb44440SRoger Lu 	/* SPM_SRC4_MASK */
211*ebb44440SRoger Lu 	.ccif_event_mask_b = 0xFFF,
212*ebb44440SRoger Lu 	.reg_bak_psri_srcclkena_mask_b = 0,
213*ebb44440SRoger Lu 	.reg_bak_psri_infra_req_mask_b = 0,
214*ebb44440SRoger Lu 	.reg_bak_psri_apsrc_req_mask_b = 0,
215*ebb44440SRoger Lu 	.reg_bak_psri_vrf18_req_mask_b = 0,
216*ebb44440SRoger Lu 	.reg_bak_psri_ddr_en_mask_b = 0,
217*ebb44440SRoger Lu 	.reg_dramc0_md32_infra_req_mask_b = 1,
218*ebb44440SRoger Lu 	.reg_dramc0_md32_vrf18_req_mask_b = 0,
219*ebb44440SRoger Lu 	.reg_dramc1_md32_infra_req_mask_b = 1,
220*ebb44440SRoger Lu 	.reg_dramc1_md32_vrf18_req_mask_b = 0,
221*ebb44440SRoger Lu 	.reg_conn_srcclkenb2pwrap_mask_b = 0,
222*ebb44440SRoger Lu 	.reg_dramc0_md32_wakeup_mask = 1,
223*ebb44440SRoger Lu 	.reg_dramc1_md32_wakeup_mask = 1,
224*ebb44440SRoger Lu 
225*ebb44440SRoger Lu 	/* SPM_SRC5_MASK */
226*ebb44440SRoger Lu 	.reg_mcusys_merge_apsrc_req_mask_b = 0x11,
227*ebb44440SRoger Lu 	.reg_mcusys_merge_ddr_en_mask_b = 0x11,
228*ebb44440SRoger Lu 	.reg_msdc2_srcclkena_mask_b = 1,
229*ebb44440SRoger Lu 	.reg_msdc2_infra_req_mask_b = 1,
230*ebb44440SRoger Lu 	.reg_msdc2_apsrc_req_mask_b = 1,
231*ebb44440SRoger Lu 	.reg_msdc2_vrf18_req_mask_b = 1,
232*ebb44440SRoger Lu 	.reg_msdc2_ddr_en_mask_b = 1,
233*ebb44440SRoger Lu 	.reg_pcie_srcclkena_mask_b = 1,
234*ebb44440SRoger Lu 	.reg_pcie_infra_req_mask_b = 1,
235*ebb44440SRoger Lu 	.reg_pcie_apsrc_req_mask_b = 1,
236*ebb44440SRoger Lu 	.reg_pcie_vrf18_req_mask_b = 1,
237*ebb44440SRoger Lu 	.reg_pcie_ddr_en_mask_b = 1,
238*ebb44440SRoger Lu 
239*ebb44440SRoger Lu 	/* SPM_WAKEUP_EVENT_MASK */
240*ebb44440SRoger Lu 	.reg_wakeup_event_mask = 0x01382202,
241*ebb44440SRoger Lu 
242*ebb44440SRoger Lu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
243*ebb44440SRoger Lu 	.reg_ext_wakeup_event_mask = 0xFFFFFFFF,
244*ebb44440SRoger Lu 
245*ebb44440SRoger Lu 	/* Auto-gen End */
246*ebb44440SRoger Lu };
247*ebb44440SRoger Lu 
248*ebb44440SRoger Lu struct spm_lp_scen __spm_suspend = {
249*ebb44440SRoger Lu 	.pwrctrl = &suspend_ctrl,
250*ebb44440SRoger Lu };
251*ebb44440SRoger Lu 
mt_spm_suspend_mode_set(int mode)252*ebb44440SRoger Lu int mt_spm_suspend_mode_set(int mode)
253*ebb44440SRoger Lu {
254*ebb44440SRoger Lu 	if (mode == MT_SPM_SUSPEND_SLEEP) {
255*ebb44440SRoger Lu 		suspend_ctrl.pcm_flags = SPM_SUSPEND_SLEEP_PCM_FLAG;
256*ebb44440SRoger Lu 		suspend_ctrl.pcm_flags1 = SPM_SUSPEND_SLEEP_PCM_FLAG1;
257*ebb44440SRoger Lu 	} else {
258*ebb44440SRoger Lu 		suspend_ctrl.pcm_flags = SPM_SUSPEND_PCM_FLAG;
259*ebb44440SRoger Lu 		suspend_ctrl.pcm_flags1 = SPM_SUSPEND_PCM_FLAG1;
260*ebb44440SRoger Lu 	}
261*ebb44440SRoger Lu 
262*ebb44440SRoger Lu 	return 0;
263*ebb44440SRoger Lu }
264*ebb44440SRoger Lu 
mt_spm_suspend_enter(int state_id,unsigned int ext_opand,unsigned int resource_req)265*ebb44440SRoger Lu int mt_spm_suspend_enter(int state_id, unsigned int ext_opand,
266*ebb44440SRoger Lu 			 unsigned int resource_req)
267*ebb44440SRoger Lu {
268*ebb44440SRoger Lu 	/* If FMAudio / ADSP is active, change to sleep suspend mode */
269*ebb44440SRoger Lu 	if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) {
270*ebb44440SRoger Lu 		mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SLEEP);
271*ebb44440SRoger Lu 	}
272*ebb44440SRoger Lu 
273*ebb44440SRoger Lu 	/* Notify MCUPM that device is going suspend flow */
274*ebb44440SRoger Lu 	mmio_write_32(MCUPM_MBOX_OFFSET_PDN, MCUPM_POWER_DOWN);
275*ebb44440SRoger Lu 
276*ebb44440SRoger Lu 	/* Notify UART to sleep */
277*ebb44440SRoger Lu 	mt_uart_save();
278*ebb44440SRoger Lu 
279*ebb44440SRoger Lu 	return spm_conservation(state_id, ext_opand,
280*ebb44440SRoger Lu 				&__spm_suspend, resource_req);
281*ebb44440SRoger Lu }
282*ebb44440SRoger Lu 
mt_spm_suspend_resume(int state_id,unsigned int ext_opand,struct wake_status ** status)283*ebb44440SRoger Lu void mt_spm_suspend_resume(int state_id, unsigned int ext_opand,
284*ebb44440SRoger Lu 			   struct wake_status **status)
285*ebb44440SRoger Lu {
286*ebb44440SRoger Lu 	spm_conservation_finish(state_id, ext_opand, &__spm_suspend, status);
287*ebb44440SRoger Lu 
288*ebb44440SRoger Lu 	/* Notify UART to wakeup */
289*ebb44440SRoger Lu 	mt_uart_restore();
290*ebb44440SRoger Lu 
291*ebb44440SRoger Lu 	/* Notify MCUPM that device leave suspend */
292*ebb44440SRoger Lu 	mmio_write_32(MCUPM_MBOX_OFFSET_PDN, 0);
293*ebb44440SRoger Lu 
294*ebb44440SRoger Lu 	/* If FMAudio / ADSP is active, change back to suspend mode */
295*ebb44440SRoger Lu 	if ((ext_opand & MT_SPM_EX_OP_SET_SUSPEND_MODE) != 0U) {
296*ebb44440SRoger Lu 		mt_spm_suspend_mode_set(MT_SPM_SUSPEND_SYSTEM_PDN);
297*ebb44440SRoger Lu 	}
298*ebb44440SRoger Lu }
299*ebb44440SRoger Lu 
mt_spm_suspend_init(void)300*ebb44440SRoger Lu void mt_spm_suspend_init(void)
301*ebb44440SRoger Lu {
302*ebb44440SRoger Lu 	spm_conservation_pwrctrl_init(__spm_suspend.pwrctrl);
303*ebb44440SRoger Lu }
304