1*ebb44440SRoger Lu /* 2*ebb44440SRoger Lu * Copyright (c) 2020, MediaTek Inc. All rights reserved. 3*ebb44440SRoger Lu * 4*ebb44440SRoger Lu * SPDX-License-Identifier: BSD-3-Clause 5*ebb44440SRoger Lu */ 6*ebb44440SRoger Lu 7*ebb44440SRoger Lu /**************************************************************** 8*ebb44440SRoger Lu * Auto generated by DE, please DO NOT modify this file directly. 9*ebb44440SRoger Lu *****************************************************************/ 10*ebb44440SRoger Lu #ifndef MT_SPM_REG 11*ebb44440SRoger Lu #define MT_SPM_REG 12*ebb44440SRoger Lu 13*ebb44440SRoger Lu #include "pcm_def.h" 14*ebb44440SRoger Lu #include <platform_def.h> 15*ebb44440SRoger Lu #include "sleep_def.h" 16*ebb44440SRoger Lu 17*ebb44440SRoger Lu /************************************** 18*ebb44440SRoger Lu * Define and Declare 19*ebb44440SRoger Lu **************************************/ 20*ebb44440SRoger Lu #define POWERON_CONFIG_EN (SPM_BASE + 0x000) 21*ebb44440SRoger Lu #define SPM_POWER_ON_VAL0 (SPM_BASE + 0x004) 22*ebb44440SRoger Lu #define SPM_POWER_ON_VAL1 (SPM_BASE + 0x008) 23*ebb44440SRoger Lu #define SPM_CLK_CON (SPM_BASE + 0x00C) 24*ebb44440SRoger Lu #define SPM_CLK_SETTLE (SPM_BASE + 0x010) 25*ebb44440SRoger Lu #define SPM_AP_STANDBY_CON (SPM_BASE + 0x014) 26*ebb44440SRoger Lu #define PCM_CON0 (SPM_BASE + 0x018) 27*ebb44440SRoger Lu #define PCM_CON1 (SPM_BASE + 0x01C) 28*ebb44440SRoger Lu #define SPM_POWER_ON_VAL2 (SPM_BASE + 0x020) 29*ebb44440SRoger Lu #define SPM_POWER_ON_VAL3 (SPM_BASE + 0x024) 30*ebb44440SRoger Lu #define PCM_REG_DATA_INI (SPM_BASE + 0x028) 31*ebb44440SRoger Lu #define PCM_PWR_IO_EN (SPM_BASE + 0x02C) 32*ebb44440SRoger Lu #define PCM_TIMER_VAL (SPM_BASE + 0x030) 33*ebb44440SRoger Lu #define PCM_WDT_VAL (SPM_BASE + 0x034) 34*ebb44440SRoger Lu #define SPM_SRC6_MASK (SPM_BASE + 0x038) 35*ebb44440SRoger Lu #define SPM_SW_RST_CON (SPM_BASE + 0x040) 36*ebb44440SRoger Lu #define SPM_SW_RST_CON_SET (SPM_BASE + 0x044) 37*ebb44440SRoger Lu #define SPM_SW_RST_CON_CLR (SPM_BASE + 0x048) 38*ebb44440SRoger Lu #define VS1_PSR_MASK_B (SPM_BASE + 0x04C) 39*ebb44440SRoger Lu #define VS2_PSR_MASK_B (SPM_BASE + 0x050) 40*ebb44440SRoger Lu #define MD32_CLK_CON (SPM_BASE + 0x084) 41*ebb44440SRoger Lu #define SPM_SRAM_RSV_CON (SPM_BASE + 0x088) 42*ebb44440SRoger Lu #define SPM_SWINT (SPM_BASE + 0x08C) 43*ebb44440SRoger Lu #define SPM_SWINT_SET (SPM_BASE + 0x090) 44*ebb44440SRoger Lu #define SPM_SWINT_CLR (SPM_BASE + 0x094) 45*ebb44440SRoger Lu #define SPM_SCP_MAILBOX (SPM_BASE + 0x098) 46*ebb44440SRoger Lu #define SCP_SPM_MAILBOX (SPM_BASE + 0x09C) 47*ebb44440SRoger Lu #define SPM_TWAM_CON (SPM_BASE + 0x0A0) 48*ebb44440SRoger Lu #define SPM_TWAM_WINDOW_LEN (SPM_BASE + 0x0A4) 49*ebb44440SRoger Lu #define SPM_TWAM_IDLE_SEL (SPM_BASE + 0x0A8) 50*ebb44440SRoger Lu #define SPM_SCP_IRQ (SPM_BASE + 0x0AC) 51*ebb44440SRoger Lu #define SPM_CPU_WAKEUP_EVENT (SPM_BASE + 0x0B0) 52*ebb44440SRoger Lu #define SPM_IRQ_MASK (SPM_BASE + 0x0B4) 53*ebb44440SRoger Lu #define SPM_SRC_REQ (SPM_BASE + 0x0B8) 54*ebb44440SRoger Lu #define SPM_SRC_MASK (SPM_BASE + 0x0BC) 55*ebb44440SRoger Lu #define SPM_SRC2_MASK (SPM_BASE + 0x0C0) 56*ebb44440SRoger Lu #define SPM_SRC3_MASK (SPM_BASE + 0x0C4) 57*ebb44440SRoger Lu #define SPM_SRC4_MASK (SPM_BASE + 0x0C8) 58*ebb44440SRoger Lu #define SPM_SRC5_MASK (SPM_BASE + 0x0CC) 59*ebb44440SRoger Lu #define SPM_WAKEUP_EVENT_MASK (SPM_BASE + 0x0D0) 60*ebb44440SRoger Lu #define SPM_WAKEUP_EVENT_EXT_MASK (SPM_BASE + 0x0D4) 61*ebb44440SRoger Lu #define SPM_TWAM_EVENT_CLEAR (SPM_BASE + 0x0D8) 62*ebb44440SRoger Lu #define SCP_CLK_CON (SPM_BASE + 0x0DC) 63*ebb44440SRoger Lu #define PCM_DEBUG_CON (SPM_BASE + 0x0E0) 64*ebb44440SRoger Lu #define AHB_BUS_CON (SPM_BASE + 0x0E4) 65*ebb44440SRoger Lu #define DDR_EN_DBC_CON0 (SPM_BASE + 0x0E8) 66*ebb44440SRoger Lu #define DDR_EN_DBC_CON1 (SPM_BASE + 0x0EC) 67*ebb44440SRoger Lu #define SPM_RESOURCE_ACK_CON0 (SPM_BASE + 0x0F0) 68*ebb44440SRoger Lu #define SPM_RESOURCE_ACK_CON1 (SPM_BASE + 0x0F4) 69*ebb44440SRoger Lu #define SPM_RESOURCE_ACK_CON2 (SPM_BASE + 0x0F8) 70*ebb44440SRoger Lu #define SPM_RESOURCE_ACK_CON3 (SPM_BASE + 0x0FC) 71*ebb44440SRoger Lu #define PCM_REG0_DATA (SPM_BASE + 0x100) 72*ebb44440SRoger Lu #define PCM_REG2_DATA (SPM_BASE + 0x104) 73*ebb44440SRoger Lu #define PCM_REG6_DATA (SPM_BASE + 0x108) 74*ebb44440SRoger Lu #define PCM_REG7_DATA (SPM_BASE + 0x10C) 75*ebb44440SRoger Lu #define PCM_REG13_DATA (SPM_BASE + 0x110) 76*ebb44440SRoger Lu #define SRC_REQ_STA_0 (SPM_BASE + 0x114) 77*ebb44440SRoger Lu #define SRC_REQ_STA_1 (SPM_BASE + 0x118) 78*ebb44440SRoger Lu #define SRC_REQ_STA_2 (SPM_BASE + 0x11C) 79*ebb44440SRoger Lu #define PCM_TIMER_OUT (SPM_BASE + 0x120) 80*ebb44440SRoger Lu #define PCM_WDT_OUT (SPM_BASE + 0x124) 81*ebb44440SRoger Lu #define SPM_IRQ_STA (SPM_BASE + 0x128) 82*ebb44440SRoger Lu #define SRC_REQ_STA_4 (SPM_BASE + 0x12C) 83*ebb44440SRoger Lu #define MD32PCM_WAKEUP_STA (SPM_BASE + 0x130) 84*ebb44440SRoger Lu #define MD32PCM_EVENT_STA (SPM_BASE + 0x134) 85*ebb44440SRoger Lu #define SPM_WAKEUP_STA (SPM_BASE + 0x138) 86*ebb44440SRoger Lu #define SPM_WAKEUP_EXT_STA (SPM_BASE + 0x13C) 87*ebb44440SRoger Lu #define SPM_WAKEUP_MISC (SPM_BASE + 0x140) 88*ebb44440SRoger Lu #define MM_DVFS_HALT (SPM_BASE + 0x144) 89*ebb44440SRoger Lu #define BUS_PROTECT_RDY (SPM_BASE + 0x150) 90*ebb44440SRoger Lu #define BUS_PROTECT1_RDY (SPM_BASE + 0x154) 91*ebb44440SRoger Lu #define BUS_PROTECT2_RDY (SPM_BASE + 0x158) 92*ebb44440SRoger Lu #define BUS_PROTECT3_RDY (SPM_BASE + 0x15C) 93*ebb44440SRoger Lu #define SUBSYS_IDLE_STA (SPM_BASE + 0x160) 94*ebb44440SRoger Lu #define PCM_STA (SPM_BASE + 0x164) 95*ebb44440SRoger Lu #define SRC_REQ_STA_3 (SPM_BASE + 0x168) 96*ebb44440SRoger Lu #define PWR_STATUS (SPM_BASE + 0x16C) 97*ebb44440SRoger Lu #define PWR_STATUS_2ND (SPM_BASE + 0x170) 98*ebb44440SRoger Lu #define CPU_PWR_STATUS (SPM_BASE + 0x174) 99*ebb44440SRoger Lu #define OTHER_PWR_STATUS (SPM_BASE + 0x178) 100*ebb44440SRoger Lu #define SPM_VTCXO_EVENT_COUNT_STA (SPM_BASE + 0x17C) 101*ebb44440SRoger Lu #define SPM_INFRA_EVENT_COUNT_STA (SPM_BASE + 0x180) 102*ebb44440SRoger Lu #define SPM_VRF18_EVENT_COUNT_STA (SPM_BASE + 0x184) 103*ebb44440SRoger Lu #define SPM_APSRC_EVENT_COUNT_STA (SPM_BASE + 0x188) 104*ebb44440SRoger Lu #define SPM_DDREN_EVENT_COUNT_STA (SPM_BASE + 0x18C) 105*ebb44440SRoger Lu #define MD32PCM_STA (SPM_BASE + 0x190) 106*ebb44440SRoger Lu #define MD32PCM_PC (SPM_BASE + 0x194) 107*ebb44440SRoger Lu #define DVFSRC_EVENT_STA (SPM_BASE + 0x1A4) 108*ebb44440SRoger Lu #define BUS_PROTECT4_RDY (SPM_BASE + 0x1A8) 109*ebb44440SRoger Lu #define BUS_PROTECT5_RDY (SPM_BASE + 0x1AC) 110*ebb44440SRoger Lu #define BUS_PROTECT6_RDY (SPM_BASE + 0x1B0) 111*ebb44440SRoger Lu #define BUS_PROTECT7_RDY (SPM_BASE + 0x1B4) 112*ebb44440SRoger Lu #define BUS_PROTECT8_RDY (SPM_BASE + 0x1B8) 113*ebb44440SRoger Lu #define SPM_TWAM_LAST_STA0 (SPM_BASE + 0x1D0) 114*ebb44440SRoger Lu #define SPM_TWAM_LAST_STA1 (SPM_BASE + 0x1D4) 115*ebb44440SRoger Lu #define SPM_TWAM_LAST_STA2 (SPM_BASE + 0x1D8) 116*ebb44440SRoger Lu #define SPM_TWAM_LAST_STA3 (SPM_BASE + 0x1DC) 117*ebb44440SRoger Lu #define SPM_TWAM_CURR_STA0 (SPM_BASE + 0x1E0) 118*ebb44440SRoger Lu #define SPM_TWAM_CURR_STA1 (SPM_BASE + 0x1E4) 119*ebb44440SRoger Lu #define SPM_TWAM_CURR_STA2 (SPM_BASE + 0x1E8) 120*ebb44440SRoger Lu #define SPM_TWAM_CURR_STA3 (SPM_BASE + 0x1EC) 121*ebb44440SRoger Lu #define SPM_TWAM_TIMER_OUT (SPM_BASE + 0x1F0) 122*ebb44440SRoger Lu #define SPM_CG_CHECK_STA (SPM_BASE + 0x1F4) 123*ebb44440SRoger Lu #define SPM_DVFS_STA (SPM_BASE + 0x1F8) 124*ebb44440SRoger Lu #define SPM_DVFS_OPP_STA (SPM_BASE + 0x1FC) 125*ebb44440SRoger Lu #define SPM_MCUSYS_PWR_CON (SPM_BASE + 0x200) 126*ebb44440SRoger Lu #define SPM_CPUTOP_PWR_CON (SPM_BASE + 0x204) 127*ebb44440SRoger Lu #define SPM_CPU0_PWR_CON (SPM_BASE + 0x208) 128*ebb44440SRoger Lu #define SPM_CPU1_PWR_CON (SPM_BASE + 0x20C) 129*ebb44440SRoger Lu #define SPM_CPU2_PWR_CON (SPM_BASE + 0x210) 130*ebb44440SRoger Lu #define SPM_CPU3_PWR_CON (SPM_BASE + 0x214) 131*ebb44440SRoger Lu #define SPM_CPU4_PWR_CON (SPM_BASE + 0x218) 132*ebb44440SRoger Lu #define SPM_CPU5_PWR_CON (SPM_BASE + 0x21C) 133*ebb44440SRoger Lu #define SPM_CPU6_PWR_CON (SPM_BASE + 0x220) 134*ebb44440SRoger Lu #define SPM_CPU7_PWR_CON (SPM_BASE + 0x224) 135*ebb44440SRoger Lu #define ARMPLL_CLK_CON (SPM_BASE + 0x22C) 136*ebb44440SRoger Lu #define MCUSYS_IDLE_STA (SPM_BASE + 0x230) 137*ebb44440SRoger Lu #define GIC_WAKEUP_STA (SPM_BASE + 0x234) 138*ebb44440SRoger Lu #define CPU_SPARE_CON (SPM_BASE + 0x238) 139*ebb44440SRoger Lu #define CPU_SPARE_CON_SET (SPM_BASE + 0x23C) 140*ebb44440SRoger Lu #define CPU_SPARE_CON_CLR (SPM_BASE + 0x240) 141*ebb44440SRoger Lu #define ARMPLL_CLK_SEL (SPM_BASE + 0x244) 142*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ (SPM_BASE + 0x248) 143*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ_SET (SPM_BASE + 0x24C) 144*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ_CLR (SPM_BASE + 0x250) 145*ebb44440SRoger Lu #define MP0_CPU0_IRQ_MASK (SPM_BASE + 0x260) 146*ebb44440SRoger Lu #define MP0_CPU1_IRQ_MASK (SPM_BASE + 0x264) 147*ebb44440SRoger Lu #define MP0_CPU2_IRQ_MASK (SPM_BASE + 0x268) 148*ebb44440SRoger Lu #define MP0_CPU3_IRQ_MASK (SPM_BASE + 0x26C) 149*ebb44440SRoger Lu #define MP1_CPU0_IRQ_MASK (SPM_BASE + 0x270) 150*ebb44440SRoger Lu #define MP1_CPU1_IRQ_MASK (SPM_BASE + 0x274) 151*ebb44440SRoger Lu #define MP1_CPU2_IRQ_MASK (SPM_BASE + 0x278) 152*ebb44440SRoger Lu #define MP1_CPU3_IRQ_MASK (SPM_BASE + 0x27C) 153*ebb44440SRoger Lu #define MP0_CPU0_WFI_EN (SPM_BASE + 0x280) 154*ebb44440SRoger Lu #define MP0_CPU1_WFI_EN (SPM_BASE + 0x284) 155*ebb44440SRoger Lu #define MP0_CPU2_WFI_EN (SPM_BASE + 0x288) 156*ebb44440SRoger Lu #define MP0_CPU3_WFI_EN (SPM_BASE + 0x28C) 157*ebb44440SRoger Lu #define MP0_CPU4_WFI_EN (SPM_BASE + 0x290) 158*ebb44440SRoger Lu #define MP0_CPU5_WFI_EN (SPM_BASE + 0x294) 159*ebb44440SRoger Lu #define MP0_CPU6_WFI_EN (SPM_BASE + 0x298) 160*ebb44440SRoger Lu #define MP0_CPU7_WFI_EN (SPM_BASE + 0x29C) 161*ebb44440SRoger Lu #define ROOT_CPUTOP_ADDR (SPM_BASE + 0x2A0) 162*ebb44440SRoger Lu #define ROOT_CORE_ADDR (SPM_BASE + 0x2A4) 163*ebb44440SRoger Lu #define SPM2SW_MAILBOX_0 (SPM_BASE + 0x2D0) 164*ebb44440SRoger Lu #define SPM2SW_MAILBOX_1 (SPM_BASE + 0x2D4) 165*ebb44440SRoger Lu #define SPM2SW_MAILBOX_2 (SPM_BASE + 0x2D8) 166*ebb44440SRoger Lu #define SPM2SW_MAILBOX_3 (SPM_BASE + 0x2DC) 167*ebb44440SRoger Lu #define SW2SPM_INT (SPM_BASE + 0x2E0) 168*ebb44440SRoger Lu #define SW2SPM_INT_SET (SPM_BASE + 0x2E4) 169*ebb44440SRoger Lu #define SW2SPM_INT_CLR (SPM_BASE + 0x2E8) 170*ebb44440SRoger Lu #define SW2SPM_MAILBOX_0 (SPM_BASE + 0x2EC) 171*ebb44440SRoger Lu #define SW2SPM_MAILBOX_1 (SPM_BASE + 0x2F0) 172*ebb44440SRoger Lu #define SW2SPM_MAILBOX_2 (SPM_BASE + 0x2F4) 173*ebb44440SRoger Lu #define SW2SPM_MAILBOX_3 (SPM_BASE + 0x2F8) 174*ebb44440SRoger Lu #define SW2SPM_CFG (SPM_BASE + 0x2FC) 175*ebb44440SRoger Lu #define MD1_PWR_CON (SPM_BASE + 0x300) 176*ebb44440SRoger Lu #define CONN_PWR_CON (SPM_BASE + 0x304) 177*ebb44440SRoger Lu #define MFG0_PWR_CON (SPM_BASE + 0x308) 178*ebb44440SRoger Lu #define MFG1_PWR_CON (SPM_BASE + 0x30C) 179*ebb44440SRoger Lu #define MFG2_PWR_CON (SPM_BASE + 0x310) 180*ebb44440SRoger Lu #define MFG3_PWR_CON (SPM_BASE + 0x314) 181*ebb44440SRoger Lu #define MFG4_PWR_CON (SPM_BASE + 0x318) 182*ebb44440SRoger Lu #define MFG5_PWR_CON (SPM_BASE + 0x31C) 183*ebb44440SRoger Lu #define MFG6_PWR_CON (SPM_BASE + 0x320) 184*ebb44440SRoger Lu #define IFR_PWR_CON (SPM_BASE + 0x324) 185*ebb44440SRoger Lu #define IFR_SUB_PWR_CON (SPM_BASE + 0x328) 186*ebb44440SRoger Lu #define DPY_PWR_CON (SPM_BASE + 0x32C) 187*ebb44440SRoger Lu #define ISP_PWR_CON (SPM_BASE + 0x330) 188*ebb44440SRoger Lu #define ISP2_PWR_CON (SPM_BASE + 0x334) 189*ebb44440SRoger Lu #define IPE_PWR_CON (SPM_BASE + 0x338) 190*ebb44440SRoger Lu #define VDE_PWR_CON (SPM_BASE + 0x33C) 191*ebb44440SRoger Lu #define VDE2_PWR_CON (SPM_BASE + 0x340) 192*ebb44440SRoger Lu #define VEN_PWR_CON (SPM_BASE + 0x344) 193*ebb44440SRoger Lu #define VEN_CORE1_PWR_CON (SPM_BASE + 0x348) 194*ebb44440SRoger Lu #define MDP_PWR_CON (SPM_BASE + 0x34C) 195*ebb44440SRoger Lu #define DIS_PWR_CON (SPM_BASE + 0x350) 196*ebb44440SRoger Lu #define AUDIO_PWR_CON (SPM_BASE + 0x354) 197*ebb44440SRoger Lu #define ADSP_PWR_CON (SPM_BASE + 0x358) 198*ebb44440SRoger Lu #define CAM_PWR_CON (SPM_BASE + 0x35C) 199*ebb44440SRoger Lu #define CAM_RAWA_PWR_CON (SPM_BASE + 0x360) 200*ebb44440SRoger Lu #define CAM_RAWB_PWR_CON (SPM_BASE + 0x364) 201*ebb44440SRoger Lu #define CAM_RAWC_PWR_CON (SPM_BASE + 0x368) 202*ebb44440SRoger Lu #define SYSRAM_CON (SPM_BASE + 0x36C) 203*ebb44440SRoger Lu #define SYSROM_CON (SPM_BASE + 0x370) 204*ebb44440SRoger Lu #define SSPM_SRAM_CON (SPM_BASE + 0x374) 205*ebb44440SRoger Lu #define SCP_SRAM_CON (SPM_BASE + 0x378) 206*ebb44440SRoger Lu #define DPY_SHU_SRAM_CON (SPM_BASE + 0x37C) 207*ebb44440SRoger Lu #define UFS_SRAM_CON (SPM_BASE + 0x380) 208*ebb44440SRoger Lu #define DEVAPC_IFR_SRAM_CON (SPM_BASE + 0x384) 209*ebb44440SRoger Lu #define DEVAPC_SUBIFR_SRAM_CON (SPM_BASE + 0x388) 210*ebb44440SRoger Lu #define DEVAPC_ACP_SRAM_CON (SPM_BASE + 0x38C) 211*ebb44440SRoger Lu #define USB_SRAM_CON (SPM_BASE + 0x390) 212*ebb44440SRoger Lu #define DUMMY_SRAM_CON (SPM_BASE + 0x394) 213*ebb44440SRoger Lu #define MD_EXT_BUCK_ISO_CON (SPM_BASE + 0x398) 214*ebb44440SRoger Lu #define EXT_BUCK_ISO (SPM_BASE + 0x39C) 215*ebb44440SRoger Lu #define DXCC_SRAM_CON (SPM_BASE + 0x3A0) 216*ebb44440SRoger Lu #define MSDC_SRAM_CON (SPM_BASE + 0x3A4) 217*ebb44440SRoger Lu #define DEBUGTOP_SRAM_CON (SPM_BASE + 0x3A8) 218*ebb44440SRoger Lu #define DP_TX_PWR_CON (SPM_BASE + 0x3AC) 219*ebb44440SRoger Lu #define DPMAIF_SRAM_CON (SPM_BASE + 0x3B0) 220*ebb44440SRoger Lu #define DPY_SHU2_SRAM_CON (SPM_BASE + 0x3B4) 221*ebb44440SRoger Lu #define DRAMC_MCU2_SRAM_CON (SPM_BASE + 0x3B8) 222*ebb44440SRoger Lu #define DRAMC_MCU_SRAM_CON (SPM_BASE + 0x3BC) 223*ebb44440SRoger Lu #define MCUPM_SRAM_CON (SPM_BASE + 0x3C0) 224*ebb44440SRoger Lu #define DPY2_PWR_CON (SPM_BASE + 0x3C4) 225*ebb44440SRoger Lu #define PERI_PWR_CON (SPM_BASE + 0x3C8) 226*ebb44440SRoger Lu #define SPM_MEM_CK_SEL (SPM_BASE + 0x400) 227*ebb44440SRoger Lu #define SPM_BUS_PROTECT_MASK_B (SPM_BASE + 0x404) 228*ebb44440SRoger Lu #define SPM_BUS_PROTECT1_MASK_B (SPM_BASE + 0x408) 229*ebb44440SRoger Lu #define SPM_BUS_PROTECT2_MASK_B (SPM_BASE + 0x40C) 230*ebb44440SRoger Lu #define SPM_BUS_PROTECT3_MASK_B (SPM_BASE + 0x410) 231*ebb44440SRoger Lu #define SPM_BUS_PROTECT4_MASK_B (SPM_BASE + 0x414) 232*ebb44440SRoger Lu #define SPM_EMI_BW_MODE (SPM_BASE + 0x418) 233*ebb44440SRoger Lu #define AP2MD_PEER_WAKEUP (SPM_BASE + 0x41C) 234*ebb44440SRoger Lu #define ULPOSC_CON (SPM_BASE + 0x420) 235*ebb44440SRoger Lu #define SPM2MM_CON (SPM_BASE + 0x424) 236*ebb44440SRoger Lu #define SPM_BUS_PROTECT5_MASK_B (SPM_BASE + 0x428) 237*ebb44440SRoger Lu #define SPM2MCUPM_CON (SPM_BASE + 0x42C) 238*ebb44440SRoger Lu #define AP_MDSRC_REQ (SPM_BASE + 0x430) 239*ebb44440SRoger Lu #define SPM2EMI_ENTER_ULPM (SPM_BASE + 0x434) 240*ebb44440SRoger Lu #define SPM2MD_DVFS_CON (SPM_BASE + 0x438) 241*ebb44440SRoger Lu #define MD2SPM_DVFS_CON (SPM_BASE + 0x43C) 242*ebb44440SRoger Lu #define SPM_BUS_PROTECT6_MASK_B (SPM_BASE + 0x440) 243*ebb44440SRoger Lu #define SPM_BUS_PROTECT7_MASK_B (SPM_BASE + 0x444) 244*ebb44440SRoger Lu #define SPM_BUS_PROTECT8_MASK_B (SPM_BASE + 0x448) 245*ebb44440SRoger Lu #define SPM_PLL_CON (SPM_BASE + 0x44C) 246*ebb44440SRoger Lu #define CPU_DVFS_REQ (SPM_BASE + 0x450) 247*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_CON_0 (SPM_BASE + 0x454) 248*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_CON_1 (SPM_BASE + 0x458) 249*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_CON_2 (SPM_BASE + 0x45C) 250*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_CON_3 (SPM_BASE + 0x460) 251*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_CON_4 (SPM_BASE + 0x464) 252*ebb44440SRoger Lu #define SPM_DRAM_MCU_STA_0 (SPM_BASE + 0x468) 253*ebb44440SRoger Lu #define SPM_DRAM_MCU_STA_1 (SPM_BASE + 0x46C) 254*ebb44440SRoger Lu #define SPM_DRAM_MCU_STA_2 (SPM_BASE + 0x470) 255*ebb44440SRoger Lu #define SPM_DRAM_MCU_SW_SEL_0 (SPM_BASE + 0x474) 256*ebb44440SRoger Lu #define RELAY_DVFS_LEVEL (SPM_BASE + 0x478) 257*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_CON_0 (SPM_BASE + 0x480) 258*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_CON_1 (SPM_BASE + 0x484) 259*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_CON_2 (SPM_BASE + 0x488) 260*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_CON_3 (SPM_BASE + 0x48C) 261*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_SEL_0 (SPM_BASE + 0x490) 262*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_SEL_1 (SPM_BASE + 0x494) 263*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_SEL_2 (SPM_BASE + 0x498) 264*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SW_SEL_3 (SPM_BASE + 0x49C) 265*ebb44440SRoger Lu #define DRAMC_DPY_CLK_SPM_CON (SPM_BASE + 0x4A0) 266*ebb44440SRoger Lu #define SPM_DVFS_LEVEL (SPM_BASE + 0x4A4) 267*ebb44440SRoger Lu #define SPM_CIRQ_CON (SPM_BASE + 0x4A8) 268*ebb44440SRoger Lu #define SPM_DVFS_MISC (SPM_BASE + 0x4AC) 269*ebb44440SRoger Lu #define SPM_VS1_VS2_RC_CON (SPM_BASE + 0x4B0) 270*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_0 (SPM_BASE + 0x4B4) 271*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_1 (SPM_BASE + 0x4B8) 272*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_2 (SPM_BASE + 0x4BC) 273*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_0 (SPM_BASE + 0x4C0) 274*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_1 (SPM_BASE + 0x4C4) 275*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_2 (SPM_BASE + 0x4C8) 276*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_0 (SPM_BASE + 0x4CC) 277*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_1 (SPM_BASE + 0x4D0) 278*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_2 (SPM_BASE + 0x4D4) 279*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_0 (SPM_BASE + 0x4D8) 280*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_1 (SPM_BASE + 0x4DC) 281*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_2 (SPM_BASE + 0x4E0) 282*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_0 (SPM_BASE + 0x4E4) 283*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_1 (SPM_BASE + 0x4E8) 284*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_2 (SPM_BASE + 0x4EC) 285*ebb44440SRoger Lu #define SPM_CG_CHECK_CON (SPM_BASE + 0x4F0) 286*ebb44440SRoger Lu #define SPM_SRC_RDY_STA (SPM_BASE + 0x4F4) 287*ebb44440SRoger Lu #define SPM_DVS_DFS_LEVEL (SPM_BASE + 0x4F8) 288*ebb44440SRoger Lu #define SPM_FORCE_DVFS (SPM_BASE + 0x4FC) 289*ebb44440SRoger Lu #define SRCLKEN_RC_CFG (SPM_BASE + 0x500) 290*ebb44440SRoger Lu #define RC_CENTRAL_CFG1 (SPM_BASE + 0x504) 291*ebb44440SRoger Lu #define RC_CENTRAL_CFG2 (SPM_BASE + 0x508) 292*ebb44440SRoger Lu #define RC_CMD_ARB_CFG (SPM_BASE + 0x50C) 293*ebb44440SRoger Lu #define RC_PMIC_RCEN_ADDR (SPM_BASE + 0x510) 294*ebb44440SRoger Lu #define RC_PMIC_RCEN_SET_CLR_ADDR (SPM_BASE + 0x514) 295*ebb44440SRoger Lu #define RC_DCXO_FPM_CFG (SPM_BASE + 0x518) 296*ebb44440SRoger Lu #define RC_CENTRAL_CFG3 (SPM_BASE + 0x51C) 297*ebb44440SRoger Lu #define RC_M00_SRCLKEN_CFG (SPM_BASE + 0x520) 298*ebb44440SRoger Lu #define RC_M01_SRCLKEN_CFG (SPM_BASE + 0x524) 299*ebb44440SRoger Lu #define RC_M02_SRCLKEN_CFG (SPM_BASE + 0x528) 300*ebb44440SRoger Lu #define RC_M03_SRCLKEN_CFG (SPM_BASE + 0x52C) 301*ebb44440SRoger Lu #define RC_M04_SRCLKEN_CFG (SPM_BASE + 0x530) 302*ebb44440SRoger Lu #define RC_M05_SRCLKEN_CFG (SPM_BASE + 0x534) 303*ebb44440SRoger Lu #define RC_M06_SRCLKEN_CFG (SPM_BASE + 0x538) 304*ebb44440SRoger Lu #define RC_M07_SRCLKEN_CFG (SPM_BASE + 0x53C) 305*ebb44440SRoger Lu #define RC_M08_SRCLKEN_CFG (SPM_BASE + 0x540) 306*ebb44440SRoger Lu #define RC_M09_SRCLKEN_CFG (SPM_BASE + 0x544) 307*ebb44440SRoger Lu #define RC_M10_SRCLKEN_CFG (SPM_BASE + 0x548) 308*ebb44440SRoger Lu #define RC_M11_SRCLKEN_CFG (SPM_BASE + 0x54C) 309*ebb44440SRoger Lu #define RC_M12_SRCLKEN_CFG (SPM_BASE + 0x550) 310*ebb44440SRoger Lu #define RC_SRCLKEN_SW_CON_CFG (SPM_BASE + 0x554) 311*ebb44440SRoger Lu #define RC_CENTRAL_CFG4 (SPM_BASE + 0x558) 312*ebb44440SRoger Lu #define RC_PROTOCOL_CHK_CFG (SPM_BASE + 0x560) 313*ebb44440SRoger Lu #define RC_DEBUG_CFG (SPM_BASE + 0x564) 314*ebb44440SRoger Lu #define RC_MISC_0 (SPM_BASE + 0x5B4) 315*ebb44440SRoger Lu #define RC_SPM_CTRL (SPM_BASE + 0x5B8) 316*ebb44440SRoger Lu #define SUBSYS_INTF_CFG (SPM_BASE + 0x5BC) 317*ebb44440SRoger Lu #define PCM_WDT_LATCH_25 (SPM_BASE + 0x5C0) 318*ebb44440SRoger Lu #define PCM_WDT_LATCH_26 (SPM_BASE + 0x5C4) 319*ebb44440SRoger Lu #define PCM_WDT_LATCH_27 (SPM_BASE + 0x5C8) 320*ebb44440SRoger Lu #define PCM_WDT_LATCH_28 (SPM_BASE + 0x5CC) 321*ebb44440SRoger Lu #define PCM_WDT_LATCH_29 (SPM_BASE + 0x5D0) 322*ebb44440SRoger Lu #define PCM_WDT_LATCH_30 (SPM_BASE + 0x5D4) 323*ebb44440SRoger Lu #define PCM_WDT_LATCH_31 (SPM_BASE + 0x5D8) 324*ebb44440SRoger Lu #define PCM_WDT_LATCH_32 (SPM_BASE + 0x5DC) 325*ebb44440SRoger Lu #define PCM_WDT_LATCH_33 (SPM_BASE + 0x5E0) 326*ebb44440SRoger Lu #define PCM_WDT_LATCH_34 (SPM_BASE + 0x5E4) 327*ebb44440SRoger Lu #define PCM_WDT_LATCH_35 (SPM_BASE + 0x5EC) 328*ebb44440SRoger Lu #define PCM_WDT_LATCH_36 (SPM_BASE + 0x5F0) 329*ebb44440SRoger Lu #define PCM_WDT_LATCH_37 (SPM_BASE + 0x5F4) 330*ebb44440SRoger Lu #define PCM_WDT_LATCH_38 (SPM_BASE + 0x5F8) 331*ebb44440SRoger Lu #define PCM_WDT_LATCH_39 (SPM_BASE + 0x5FC) 332*ebb44440SRoger Lu #define SPM_SW_FLAG_0 (SPM_BASE + 0x600) 333*ebb44440SRoger Lu #define SPM_SW_DEBUG_0 (SPM_BASE + 0x604) 334*ebb44440SRoger Lu #define SPM_SW_FLAG_1 (SPM_BASE + 0x608) 335*ebb44440SRoger Lu #define SPM_SW_DEBUG_1 (SPM_BASE + 0x60C) 336*ebb44440SRoger Lu #define SPM_SW_RSV_0 (SPM_BASE + 0x610) 337*ebb44440SRoger Lu #define SPM_SW_RSV_1 (SPM_BASE + 0x614) 338*ebb44440SRoger Lu #define SPM_SW_RSV_2 (SPM_BASE + 0x618) 339*ebb44440SRoger Lu #define SPM_SW_RSV_3 (SPM_BASE + 0x61C) 340*ebb44440SRoger Lu #define SPM_SW_RSV_4 (SPM_BASE + 0x620) 341*ebb44440SRoger Lu #define SPM_SW_RSV_5 (SPM_BASE + 0x624) 342*ebb44440SRoger Lu #define SPM_SW_RSV_6 (SPM_BASE + 0x628) 343*ebb44440SRoger Lu #define SPM_SW_RSV_7 (SPM_BASE + 0x62C) 344*ebb44440SRoger Lu #define SPM_SW_RSV_8 (SPM_BASE + 0x630) 345*ebb44440SRoger Lu #define SPM_BK_WAKE_EVENT (SPM_BASE + 0x634) 346*ebb44440SRoger Lu #define SPM_BK_VTCXO_DUR (SPM_BASE + 0x638) 347*ebb44440SRoger Lu #define SPM_BK_WAKE_MISC (SPM_BASE + 0x63C) 348*ebb44440SRoger Lu #define SPM_BK_PCM_TIMER (SPM_BASE + 0x640) 349*ebb44440SRoger Lu #define SPM_RSV_CON_0 (SPM_BASE + 0x650) 350*ebb44440SRoger Lu #define SPM_RSV_CON_1 (SPM_BASE + 0x654) 351*ebb44440SRoger Lu #define SPM_RSV_STA_0 (SPM_BASE + 0x658) 352*ebb44440SRoger Lu #define SPM_RSV_STA_1 (SPM_BASE + 0x65C) 353*ebb44440SRoger Lu #define SPM_SPARE_CON (SPM_BASE + 0x660) 354*ebb44440SRoger Lu #define SPM_SPARE_CON_SET (SPM_BASE + 0x664) 355*ebb44440SRoger Lu #define SPM_SPARE_CON_CLR (SPM_BASE + 0x668) 356*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M00_REQ (SPM_BASE + 0x66C) 357*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M01_REQ (SPM_BASE + 0x670) 358*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M02_REQ (SPM_BASE + 0x674) 359*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M03_REQ (SPM_BASE + 0x678) 360*ebb44440SRoger Lu #define SCP_VCORE_LEVEL (SPM_BASE + 0x67C) 361*ebb44440SRoger Lu #define SC_MM_CK_SEL_CON (SPM_BASE + 0x680) 362*ebb44440SRoger Lu #define SPARE_ACK_MASK (SPM_BASE + 0x684) 363*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M04_REQ (SPM_BASE + 0x688) 364*ebb44440SRoger Lu #define SPM_DV_CON_0 (SPM_BASE + 0x68C) 365*ebb44440SRoger Lu #define SPM_DV_CON_1 (SPM_BASE + 0x690) 366*ebb44440SRoger Lu #define SPM_DV_STA (SPM_BASE + 0x694) 367*ebb44440SRoger Lu #define CONN_XOWCN_DEBUG_EN (SPM_BASE + 0x698) 368*ebb44440SRoger Lu #define SPM_SEMA_M0 (SPM_BASE + 0x69C) 369*ebb44440SRoger Lu #define SPM_SEMA_M1 (SPM_BASE + 0x6A0) 370*ebb44440SRoger Lu #define SPM_SEMA_M2 (SPM_BASE + 0x6A4) 371*ebb44440SRoger Lu #define SPM_SEMA_M3 (SPM_BASE + 0x6A8) 372*ebb44440SRoger Lu #define SPM_SEMA_M4 (SPM_BASE + 0x6AC) 373*ebb44440SRoger Lu #define SPM_SEMA_M5 (SPM_BASE + 0x6B0) 374*ebb44440SRoger Lu #define SPM_SEMA_M6 (SPM_BASE + 0x6B4) 375*ebb44440SRoger Lu #define SPM_SEMA_M7 (SPM_BASE + 0x6B8) 376*ebb44440SRoger Lu #define SPM2ADSP_MAILBOX (SPM_BASE + 0x6BC) 377*ebb44440SRoger Lu #define ADSP2SPM_MAILBOX (SPM_BASE + 0x6C0) 378*ebb44440SRoger Lu #define SPM_ADSP_IRQ (SPM_BASE + 0x6C4) 379*ebb44440SRoger Lu #define SPM_MD32_IRQ (SPM_BASE + 0x6C8) 380*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_0 (SPM_BASE + 0x6CC) 381*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_1 (SPM_BASE + 0x6D0) 382*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_2 (SPM_BASE + 0x6D4) 383*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_3 (SPM_BASE + 0x6D8) 384*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_0 (SPM_BASE + 0x6DC) 385*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_1 (SPM_BASE + 0x6E0) 386*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_2 (SPM_BASE + 0x6E4) 387*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_3 (SPM_BASE + 0x6E8) 388*ebb44440SRoger Lu #define UFS_PSRI_SW (SPM_BASE + 0x6EC) 389*ebb44440SRoger Lu #define UFS_PSRI_SW_SET (SPM_BASE + 0x6F0) 390*ebb44440SRoger Lu #define UFS_PSRI_SW_CLR (SPM_BASE + 0x6F4) 391*ebb44440SRoger Lu #define SPM_AP_SEMA (SPM_BASE + 0x6F8) 392*ebb44440SRoger Lu #define SPM_SPM_SEMA (SPM_BASE + 0x6FC) 393*ebb44440SRoger Lu #define SPM_DVFS_CON (SPM_BASE + 0x700) 394*ebb44440SRoger Lu #define SPM_DVFS_CON_STA (SPM_BASE + 0x704) 395*ebb44440SRoger Lu #define SPM_PMIC_SPMI_CON (SPM_BASE + 0x708) 396*ebb44440SRoger Lu #define SPM_DVFS_CMD0 (SPM_BASE + 0x710) 397*ebb44440SRoger Lu #define SPM_DVFS_CMD1 (SPM_BASE + 0x714) 398*ebb44440SRoger Lu #define SPM_DVFS_CMD2 (SPM_BASE + 0x718) 399*ebb44440SRoger Lu #define SPM_DVFS_CMD3 (SPM_BASE + 0x71C) 400*ebb44440SRoger Lu #define SPM_DVFS_CMD4 (SPM_BASE + 0x720) 401*ebb44440SRoger Lu #define SPM_DVFS_CMD5 (SPM_BASE + 0x724) 402*ebb44440SRoger Lu #define SPM_DVFS_CMD6 (SPM_BASE + 0x728) 403*ebb44440SRoger Lu #define SPM_DVFS_CMD7 (SPM_BASE + 0x72C) 404*ebb44440SRoger Lu #define SPM_DVFS_CMD8 (SPM_BASE + 0x730) 405*ebb44440SRoger Lu #define SPM_DVFS_CMD9 (SPM_BASE + 0x734) 406*ebb44440SRoger Lu #define SPM_DVFS_CMD10 (SPM_BASE + 0x738) 407*ebb44440SRoger Lu #define SPM_DVFS_CMD11 (SPM_BASE + 0x73C) 408*ebb44440SRoger Lu #define SPM_DVFS_CMD12 (SPM_BASE + 0x740) 409*ebb44440SRoger Lu #define SPM_DVFS_CMD13 (SPM_BASE + 0x744) 410*ebb44440SRoger Lu #define SPM_DVFS_CMD14 (SPM_BASE + 0x748) 411*ebb44440SRoger Lu #define SPM_DVFS_CMD15 (SPM_BASE + 0x74C) 412*ebb44440SRoger Lu #define SPM_DVFS_CMD16 (SPM_BASE + 0x750) 413*ebb44440SRoger Lu #define SPM_DVFS_CMD17 (SPM_BASE + 0x754) 414*ebb44440SRoger Lu #define SPM_DVFS_CMD18 (SPM_BASE + 0x758) 415*ebb44440SRoger Lu #define SPM_DVFS_CMD19 (SPM_BASE + 0x75C) 416*ebb44440SRoger Lu #define SPM_DVFS_CMD20 (SPM_BASE + 0x760) 417*ebb44440SRoger Lu #define SPM_DVFS_CMD21 (SPM_BASE + 0x764) 418*ebb44440SRoger Lu #define SPM_DVFS_CMD22 (SPM_BASE + 0x768) 419*ebb44440SRoger Lu #define SPM_DVFS_CMD23 (SPM_BASE + 0x76C) 420*ebb44440SRoger Lu #define SYS_TIMER_VALUE_L (SPM_BASE + 0x770) 421*ebb44440SRoger Lu #define SYS_TIMER_VALUE_H (SPM_BASE + 0x774) 422*ebb44440SRoger Lu #define SYS_TIMER_START_L (SPM_BASE + 0x778) 423*ebb44440SRoger Lu #define SYS_TIMER_START_H (SPM_BASE + 0x77C) 424*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_00 (SPM_BASE + 0x780) 425*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_00 (SPM_BASE + 0x784) 426*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_01 (SPM_BASE + 0x788) 427*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_01 (SPM_BASE + 0x78C) 428*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_02 (SPM_BASE + 0x790) 429*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_02 (SPM_BASE + 0x794) 430*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_03 (SPM_BASE + 0x798) 431*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_03 (SPM_BASE + 0x79C) 432*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_04 (SPM_BASE + 0x7A0) 433*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_04 (SPM_BASE + 0x7A4) 434*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_05 (SPM_BASE + 0x7A8) 435*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_05 (SPM_BASE + 0x7AC) 436*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_06 (SPM_BASE + 0x7B0) 437*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_06 (SPM_BASE + 0x7B4) 438*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_07 (SPM_BASE + 0x7B8) 439*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_07 (SPM_BASE + 0x7BC) 440*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_08 (SPM_BASE + 0x7C0) 441*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_08 (SPM_BASE + 0x7C4) 442*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_09 (SPM_BASE + 0x7C8) 443*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_09 (SPM_BASE + 0x7CC) 444*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_10 (SPM_BASE + 0x7D0) 445*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_10 (SPM_BASE + 0x7D4) 446*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_11 (SPM_BASE + 0x7D8) 447*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_11 (SPM_BASE + 0x7DC) 448*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_12 (SPM_BASE + 0x7E0) 449*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_12 (SPM_BASE + 0x7E4) 450*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_13 (SPM_BASE + 0x7E8) 451*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_13 (SPM_BASE + 0x7EC) 452*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_14 (SPM_BASE + 0x7F0) 453*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_14 (SPM_BASE + 0x7F4) 454*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_15 (SPM_BASE + 0x7F8) 455*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_15 (SPM_BASE + 0x7FC) 456*ebb44440SRoger Lu #define PCM_WDT_LATCH_0 (SPM_BASE + 0x800) 457*ebb44440SRoger Lu #define PCM_WDT_LATCH_1 (SPM_BASE + 0x804) 458*ebb44440SRoger Lu #define PCM_WDT_LATCH_2 (SPM_BASE + 0x808) 459*ebb44440SRoger Lu #define PCM_WDT_LATCH_3 (SPM_BASE + 0x80C) 460*ebb44440SRoger Lu #define PCM_WDT_LATCH_4 (SPM_BASE + 0x810) 461*ebb44440SRoger Lu #define PCM_WDT_LATCH_5 (SPM_BASE + 0x814) 462*ebb44440SRoger Lu #define PCM_WDT_LATCH_6 (SPM_BASE + 0x818) 463*ebb44440SRoger Lu #define PCM_WDT_LATCH_7 (SPM_BASE + 0x81C) 464*ebb44440SRoger Lu #define PCM_WDT_LATCH_8 (SPM_BASE + 0x820) 465*ebb44440SRoger Lu #define PCM_WDT_LATCH_9 (SPM_BASE + 0x824) 466*ebb44440SRoger Lu #define PCM_WDT_LATCH_10 (SPM_BASE + 0x828) 467*ebb44440SRoger Lu #define PCM_WDT_LATCH_11 (SPM_BASE + 0x82C) 468*ebb44440SRoger Lu #define PCM_WDT_LATCH_12 (SPM_BASE + 0x830) 469*ebb44440SRoger Lu #define PCM_WDT_LATCH_13 (SPM_BASE + 0x834) 470*ebb44440SRoger Lu #define PCM_WDT_LATCH_14 (SPM_BASE + 0x838) 471*ebb44440SRoger Lu #define PCM_WDT_LATCH_15 (SPM_BASE + 0x83C) 472*ebb44440SRoger Lu #define PCM_WDT_LATCH_16 (SPM_BASE + 0x840) 473*ebb44440SRoger Lu #define PCM_WDT_LATCH_17 (SPM_BASE + 0x844) 474*ebb44440SRoger Lu #define PCM_WDT_LATCH_18 (SPM_BASE + 0x848) 475*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_0 (SPM_BASE + 0x84C) 476*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_1 (SPM_BASE + 0x850) 477*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_2 (SPM_BASE + 0x854) 478*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_0 (SPM_BASE + 0x870) 479*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_1 (SPM_BASE + 0x874) 480*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_2 (SPM_BASE + 0x878) 481*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_0 (SPM_BASE + 0x8A0) 482*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_1 (SPM_BASE + 0x8A4) 483*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_2 (SPM_BASE + 0x8A8) 484*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_3 (SPM_BASE + 0x8AC) 485*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_4 (SPM_BASE + 0x8B0) 486*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_5 (SPM_BASE + 0x8B4) 487*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_6 (SPM_BASE + 0x8B8) 488*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_SPARE_0 (SPM_BASE + 0x8F4) 489*ebb44440SRoger Lu #define SPM_ACK_CHK_CON_0 (SPM_BASE + 0x900) 490*ebb44440SRoger Lu #define SPM_ACK_CHK_PC_0 (SPM_BASE + 0x904) 491*ebb44440SRoger Lu #define SPM_ACK_CHK_SEL_0 (SPM_BASE + 0x908) 492*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_0 (SPM_BASE + 0x90C) 493*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_0 (SPM_BASE + 0x910) 494*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_0 (SPM_BASE + 0x914) 495*ebb44440SRoger Lu #define SPM_ACK_CHK_CON_1 (SPM_BASE + 0x920) 496*ebb44440SRoger Lu #define SPM_ACK_CHK_PC_1 (SPM_BASE + 0x924) 497*ebb44440SRoger Lu #define SPM_ACK_CHK_SEL_1 (SPM_BASE + 0x928) 498*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_1 (SPM_BASE + 0x92C) 499*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_1 (SPM_BASE + 0x930) 500*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_1 (SPM_BASE + 0x934) 501*ebb44440SRoger Lu #define SPM_ACK_CHK_CON_2 (SPM_BASE + 0x940) 502*ebb44440SRoger Lu #define SPM_ACK_CHK_PC_2 (SPM_BASE + 0x944) 503*ebb44440SRoger Lu #define SPM_ACK_CHK_SEL_2 (SPM_BASE + 0x948) 504*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_2 (SPM_BASE + 0x94C) 505*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_2 (SPM_BASE + 0x950) 506*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_2 (SPM_BASE + 0x954) 507*ebb44440SRoger Lu #define SPM_ACK_CHK_CON_3 (SPM_BASE + 0x960) 508*ebb44440SRoger Lu #define SPM_ACK_CHK_PC_3 (SPM_BASE + 0x964) 509*ebb44440SRoger Lu #define SPM_ACK_CHK_SEL_3 (SPM_BASE + 0x968) 510*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_3 (SPM_BASE + 0x96C) 511*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_3 (SPM_BASE + 0x970) 512*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_3 (SPM_BASE + 0x974) 513*ebb44440SRoger Lu #define SPM_COUNTER_0 (SPM_BASE + 0x978) 514*ebb44440SRoger Lu #define SPM_COUNTER_1 (SPM_BASE + 0x97C) 515*ebb44440SRoger Lu #define SPM_COUNTER_2 (SPM_BASE + 0x980) 516*ebb44440SRoger Lu #define SYS_TIMER_CON (SPM_BASE + 0x98C) 517*ebb44440SRoger Lu #define RC_FSM_STA_0 (SPM_BASE + 0xE00) 518*ebb44440SRoger Lu #define RC_CMD_STA_0 (SPM_BASE + 0xE04) 519*ebb44440SRoger Lu #define RC_CMD_STA_1 (SPM_BASE + 0xE08) 520*ebb44440SRoger Lu #define RC_SPI_STA_0 (SPM_BASE + 0xE0C) 521*ebb44440SRoger Lu #define RC_PI_PO_STA_0 (SPM_BASE + 0xE10) 522*ebb44440SRoger Lu #define RC_M00_REQ_STA_0 (SPM_BASE + 0xE14) 523*ebb44440SRoger Lu #define RC_M01_REQ_STA_0 (SPM_BASE + 0xE1C) 524*ebb44440SRoger Lu #define RC_M02_REQ_STA_0 (SPM_BASE + 0xE20) 525*ebb44440SRoger Lu #define RC_M03_REQ_STA_0 (SPM_BASE + 0xE24) 526*ebb44440SRoger Lu #define RC_M04_REQ_STA_0 (SPM_BASE + 0xE28) 527*ebb44440SRoger Lu #define RC_M05_REQ_STA_0 (SPM_BASE + 0xE2C) 528*ebb44440SRoger Lu #define RC_M06_REQ_STA_0 (SPM_BASE + 0xE30) 529*ebb44440SRoger Lu #define RC_M07_REQ_STA_0 (SPM_BASE + 0xE34) 530*ebb44440SRoger Lu #define RC_M08_REQ_STA_0 (SPM_BASE + 0xE38) 531*ebb44440SRoger Lu #define RC_M09_REQ_STA_0 (SPM_BASE + 0xE3C) 532*ebb44440SRoger Lu #define RC_M10_REQ_STA_0 (SPM_BASE + 0xE40) 533*ebb44440SRoger Lu #define RC_M11_REQ_STA_0 (SPM_BASE + 0xE44) 534*ebb44440SRoger Lu #define RC_M12_REQ_STA_0 (SPM_BASE + 0xE48) 535*ebb44440SRoger Lu #define RC_DEBUG_STA_0 (SPM_BASE + 0xE4C) 536*ebb44440SRoger Lu #define RC_DEBUG_TRACE_0_LSB (SPM_BASE + 0xE50) 537*ebb44440SRoger Lu #define RC_DEBUG_TRACE_0_MSB (SPM_BASE + 0xE54) 538*ebb44440SRoger Lu #define RC_DEBUG_TRACE_1_LSB (SPM_BASE + 0xE5C) 539*ebb44440SRoger Lu #define RC_DEBUG_TRACE_1_MSB (SPM_BASE + 0xE60) 540*ebb44440SRoger Lu #define RC_DEBUG_TRACE_2_LSB (SPM_BASE + 0xE64) 541*ebb44440SRoger Lu #define RC_DEBUG_TRACE_2_MSB (SPM_BASE + 0xE6C) 542*ebb44440SRoger Lu #define RC_DEBUG_TRACE_3_LSB (SPM_BASE + 0xE70) 543*ebb44440SRoger Lu #define RC_DEBUG_TRACE_3_MSB (SPM_BASE + 0xE74) 544*ebb44440SRoger Lu #define RC_DEBUG_TRACE_4_LSB (SPM_BASE + 0xE78) 545*ebb44440SRoger Lu #define RC_DEBUG_TRACE_4_MSB (SPM_BASE + 0xE7C) 546*ebb44440SRoger Lu #define RC_DEBUG_TRACE_5_LSB (SPM_BASE + 0xE80) 547*ebb44440SRoger Lu #define RC_DEBUG_TRACE_5_MSB (SPM_BASE + 0xE84) 548*ebb44440SRoger Lu #define RC_DEBUG_TRACE_6_LSB (SPM_BASE + 0xE88) 549*ebb44440SRoger Lu #define RC_DEBUG_TRACE_6_MSB (SPM_BASE + 0xE8C) 550*ebb44440SRoger Lu #define RC_DEBUG_TRACE_7_LSB (SPM_BASE + 0xE90) 551*ebb44440SRoger Lu #define RC_DEBUG_TRACE_7_MSB (SPM_BASE + 0xE94) 552*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_0_LSB (SPM_BASE + 0xE98) 553*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_0_MSB (SPM_BASE + 0xE9C) 554*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_1_LSB (SPM_BASE + 0xEA0) 555*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_1_MSB (SPM_BASE + 0xEA4) 556*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_2_LSB (SPM_BASE + 0xEA8) 557*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_2_MSB (SPM_BASE + 0xEAC) 558*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_3_LSB (SPM_BASE + 0xEB0) 559*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_3_MSB (SPM_BASE + 0xEB4) 560*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_4_LSB (SPM_BASE + 0xEB8) 561*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_4_MSB (SPM_BASE + 0xEBC) 562*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_5_LSB (SPM_BASE + 0xEC0) 563*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_5_MSB (SPM_BASE + 0xEC4) 564*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_6_LSB (SPM_BASE + 0xEC8) 565*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_6_MSB (SPM_BASE + 0xECC) 566*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_7_LSB (SPM_BASE + 0xED0) 567*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_7_MSB (SPM_BASE + 0xED4) 568*ebb44440SRoger Lu #define PCM_WDT_LATCH_19 (SPM_BASE + 0xED8) 569*ebb44440SRoger Lu #define PCM_WDT_LATCH_20 (SPM_BASE + 0xEDC) 570*ebb44440SRoger Lu #define PCM_WDT_LATCH_21 (SPM_BASE + 0xEE0) 571*ebb44440SRoger Lu #define PCM_WDT_LATCH_22 (SPM_BASE + 0xEE4) 572*ebb44440SRoger Lu #define PCM_WDT_LATCH_23 (SPM_BASE + 0xEE8) 573*ebb44440SRoger Lu #define PCM_WDT_LATCH_24 (SPM_BASE + 0xEEC) 574*ebb44440SRoger Lu #define PMSR_LAST_DAT (SPM_BASE + 0xF00) 575*ebb44440SRoger Lu #define PMSR_LAST_CNT (SPM_BASE + 0xF04) 576*ebb44440SRoger Lu #define PMSR_LAST_ACK (SPM_BASE + 0xF08) 577*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON0 (SPM_BASE + 0xF10) 578*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON1 (SPM_BASE + 0xF14) 579*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON2 (SPM_BASE + 0xF18) 580*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON3 (SPM_BASE + 0xF1C) 581*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON4 (SPM_BASE + 0xF20) 582*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON5 (SPM_BASE + 0xF24) 583*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON6 (SPM_BASE + 0xF28) 584*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON7 (SPM_BASE + 0xF2C) 585*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON8 (SPM_BASE + 0xF30) 586*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON9 (SPM_BASE + 0xF34) 587*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON10 (SPM_BASE + 0xF3C) 588*ebb44440SRoger Lu #define SPM_PMSR_SEL_CON11 (SPM_BASE + 0xF40) 589*ebb44440SRoger Lu #define SPM_PMSR_TIEMR_STA0 (SPM_BASE + 0xFB8) 590*ebb44440SRoger Lu #define SPM_PMSR_TIEMR_STA1 (SPM_BASE + 0xFBC) 591*ebb44440SRoger Lu #define SPM_PMSR_TIEMR_STA2 (SPM_BASE + 0xFC0) 592*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON0 (SPM_BASE + 0xFC4) 593*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON1 (SPM_BASE + 0xFC8) 594*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON2 (SPM_BASE + 0xFCC) 595*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON3 (SPM_BASE + 0xFD0) 596*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON4 (SPM_BASE + 0xFD4) 597*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON5 (SPM_BASE + 0xFD8) 598*ebb44440SRoger Lu #define SPM_PMSR_SW_RESET (SPM_BASE + 0xFDC) 599*ebb44440SRoger Lu #define SPM_PMSR_MON_CON0 (SPM_BASE + 0xFE0) 600*ebb44440SRoger Lu #define SPM_PMSR_MON_CON1 (SPM_BASE + 0xFE4) 601*ebb44440SRoger Lu #define SPM_PMSR_MON_CON2 (SPM_BASE + 0xFE8) 602*ebb44440SRoger Lu #define SPM_PMSR_LEN_CON0 (SPM_BASE + 0xFEC) 603*ebb44440SRoger Lu #define SPM_PMSR_LEN_CON1 (SPM_BASE + 0xFF0) 604*ebb44440SRoger Lu #define SPM_PMSR_LEN_CON2 (SPM_BASE + 0xFF4) 605*ebb44440SRoger Lu 606*ebb44440SRoger Lu /* POWERON_CONFIG_EN (0x10006000+0x000) */ 607*ebb44440SRoger Lu #define BCLK_CG_EN_LSB (1U << 0) /* 1b */ 608*ebb44440SRoger Lu #define PROJECT_CODE_LSB (1U << 16) /* 16b */ 609*ebb44440SRoger Lu /* SPM_POWER_ON_VAL0 (0x10006000+0x004) */ 610*ebb44440SRoger Lu #define POWER_ON_VAL0_LSB (1U << 0) /* 32b */ 611*ebb44440SRoger Lu /* SPM_POWER_ON_VAL1 (0x10006000+0x008) */ 612*ebb44440SRoger Lu #define POWER_ON_VAL1_LSB (1U << 0) /* 32b */ 613*ebb44440SRoger Lu /* SPM_CLK_CON (0x10006000+0x00C) */ 614*ebb44440SRoger Lu #define REG_SRCCLKEN0_CTL_LSB (1U << 0) /* 2b */ 615*ebb44440SRoger Lu #define REG_SRCCLKEN1_CTL_LSB (1U << 2) /* 2b */ 616*ebb44440SRoger Lu #define SYS_SETTLE_SEL_LSB (1U << 4) /* 1b */ 617*ebb44440SRoger Lu #define REG_SPM_LOCK_INFRA_DCM_LSB (1U << 5) /* 1b */ 618*ebb44440SRoger Lu #define REG_SRCCLKEN_MASK_LSB (1U << 6) /* 3b */ 619*ebb44440SRoger Lu #define REG_MD1_C32RM_EN_LSB (1U << 9) /* 1b */ 620*ebb44440SRoger Lu #define REG_MD2_C32RM_EN_LSB (1U << 10) /* 1b */ 621*ebb44440SRoger Lu #define REG_CLKSQ0_SEL_CTRL_LSB (1U << 11) /* 1b */ 622*ebb44440SRoger Lu #define REG_CLKSQ1_SEL_CTRL_LSB (1U << 12) /* 1b */ 623*ebb44440SRoger Lu #define REG_SRCCLKEN0_EN_LSB (1U << 13) /* 1b */ 624*ebb44440SRoger Lu #define REG_SRCCLKEN1_EN_LSB (1U << 14) /* 1b */ 625*ebb44440SRoger Lu #define SCP_DCM_EN_LSB (1U << 15) /* 1b */ 626*ebb44440SRoger Lu #define REG_SYSCLK0_SRC_MASK_B_LSB (1U << 16) /* 8b */ 627*ebb44440SRoger Lu #define REG_SYSCLK1_SRC_MASK_B_LSB (1U << 24) /* 8b */ 628*ebb44440SRoger Lu /* SPM_CLK_SETTLE (0x10006000+0x010) */ 629*ebb44440SRoger Lu #define SYSCLK_SETTLE_LSB (1U << 0) /* 28b */ 630*ebb44440SRoger Lu /* SPM_AP_STANDBY_CON (0x10006000+0x014) */ 631*ebb44440SRoger Lu #define REG_WFI_OP_LSB (1U << 0) /* 1b */ 632*ebb44440SRoger Lu #define REG_WFI_TYPE_LSB (1U << 1) /* 1b */ 633*ebb44440SRoger Lu #define REG_MP0_CPUTOP_IDLE_MASK_LSB (1U << 2) /* 1b */ 634*ebb44440SRoger Lu #define REG_MP1_CPUTOP_IDLE_MASK_LSB (1U << 3) /* 1b */ 635*ebb44440SRoger Lu #define REG_MCUSYS_IDLE_MASK_LSB (1U << 4) /* 1b */ 636*ebb44440SRoger Lu #define REG_MD_APSRC_1_SEL_LSB (1U << 25) /* 1b */ 637*ebb44440SRoger Lu #define REG_MD_APSRC_0_SEL_LSB (1U << 26) /* 1b */ 638*ebb44440SRoger Lu #define REG_CONN_APSRC_SEL_LSB (1U << 29) /* 1b */ 639*ebb44440SRoger Lu /* PCM_CON0 (0x10006000+0x018) */ 640*ebb44440SRoger Lu #define PCM_CK_EN_LSB (1U << 2) /* 1b */ 641*ebb44440SRoger Lu #define RG_EN_IM_SLEEP_DVS_LSB (1U << 3) /* 1b */ 642*ebb44440SRoger Lu #define PCM_CK_FROM_CKSYS_LSB (1U << 4) /* 1b */ 643*ebb44440SRoger Lu #define PCM_SW_RESET_LSB (1U << 15) /* 1b */ 644*ebb44440SRoger Lu #define PCM_CON0_PROJECT_CODE_LSB (1U << 16) /* 16b */ 645*ebb44440SRoger Lu /* PCM_CON1 (0x10006000+0x01C) */ 646*ebb44440SRoger Lu #define RG_IM_SLAVE_LSB (1U << 0) /* 1b */ 647*ebb44440SRoger Lu #define RG_IM_SLEEP_LSB (1U << 1) /* 1b */ 648*ebb44440SRoger Lu #define REG_SPM_SRAM_CTRL_MUX_LSB (1U << 2) /* 1b */ 649*ebb44440SRoger Lu #define RG_AHBMIF_APBEN_LSB (1U << 3) /* 1b */ 650*ebb44440SRoger Lu #define RG_IM_PDN_LSB (1U << 4) /* 1b */ 651*ebb44440SRoger Lu #define RG_PCM_TIMER_EN_LSB (1U << 5) /* 1b */ 652*ebb44440SRoger Lu #define SPM_EVENT_COUNTER_CLR_LSB (1U << 6) /* 1b */ 653*ebb44440SRoger Lu #define RG_DIS_MIF_PROT_LSB (1U << 7) /* 1b */ 654*ebb44440SRoger Lu #define RG_PCM_WDT_EN_LSB (1U << 8) /* 1b */ 655*ebb44440SRoger Lu #define RG_PCM_WDT_WAKE_LSB (1U << 9) /* 1b */ 656*ebb44440SRoger Lu #define REG_SPM_SRAM_SLEEP_B_LSB (1U << 10) /* 1b */ 657*ebb44440SRoger Lu #define REG_SPM_SRAM_ISOINT_B_LSB (1U << 11) /* 1b */ 658*ebb44440SRoger Lu #define REG_EVENT_LOCK_EN_LSB (1U << 12) /* 1b */ 659*ebb44440SRoger Lu #define REG_SRCCLKEN_FAST_RESP_LSB (1U << 13) /* 1b */ 660*ebb44440SRoger Lu #define REG_MD32_APB_INTERNAL_EN_LSB (1U << 14) /* 1b */ 661*ebb44440SRoger Lu #define RG_PCM_IRQ_MSK_LSB (1U << 15) /* 1b */ 662*ebb44440SRoger Lu #define PCM_CON1_PROJECT_CODE_LSB (1U << 16) /* 16b */ 663*ebb44440SRoger Lu /* SPM_POWER_ON_VAL2 (0x10006000+0x020) */ 664*ebb44440SRoger Lu #define POWER_ON_VAL2_LSB (1U << 0) /* 32b */ 665*ebb44440SRoger Lu /* SPM_POWER_ON_VAL3 (0x10006000+0x024) */ 666*ebb44440SRoger Lu #define POWER_ON_VAL3_LSB (1U << 0) /* 32b */ 667*ebb44440SRoger Lu /* PCM_REG_DATA_INI (0x10006000+0x028) */ 668*ebb44440SRoger Lu #define PCM_REG_DATA_INI_LSB (1U << 0) /* 32b */ 669*ebb44440SRoger Lu /* PCM_PWR_IO_EN (0x10006000+0x02C) */ 670*ebb44440SRoger Lu #define PCM_PWR_IO_EN_LSB (1U << 0) /* 8b */ 671*ebb44440SRoger Lu #define RG_RF_SYNC_EN_LSB (1U << 16) /* 8b */ 672*ebb44440SRoger Lu /* PCM_TIMER_VAL (0x10006000+0x030) */ 673*ebb44440SRoger Lu #define REG_PCM_TIMER_VAL_LSB (1U << 0) /* 32b */ 674*ebb44440SRoger Lu /* PCM_WDT_VAL (0x10006000+0x034) */ 675*ebb44440SRoger Lu #define RG_PCM_WDT_VAL_LSB (1U << 0) /* 32b */ 676*ebb44440SRoger Lu /* SPM_SRC6_MASK (0x10006000+0x038) */ 677*ebb44440SRoger Lu #define REG_DPMAIF_SRCCLKENA_MASK_B_LSB (1U << 0) /* 1b */ 678*ebb44440SRoger Lu #define REG_DPMAIF_INFRA_REQ_MASK_B_LSB (1U << 1) /* 1b */ 679*ebb44440SRoger Lu #define REG_DPMAIF_APSRC_REQ_MASK_B_LSB (1U << 2) /* 1b */ 680*ebb44440SRoger Lu #define REG_DPMAIF_VRF18_REQ_MASK_B_LSB (1U << 3) /* 1b */ 681*ebb44440SRoger Lu #define REG_DPMAIF_DDR_EN_MASK_B_LSB (1U << 4) /* 1b */ 682*ebb44440SRoger Lu /* SPM_SW_RST_CON (0x10006000+0x040) */ 683*ebb44440SRoger Lu #define SPM_SW_RST_CON_LSB (1U << 0) /* 16b */ 684*ebb44440SRoger Lu #define SPM_SW_RST_CON_PROJECT_CODE_LSB (1U << 16) /* 16b */ 685*ebb44440SRoger Lu /* SPM_SW_RST_CON_SET (0x10006000+0x044) */ 686*ebb44440SRoger Lu #define SPM_SW_RST_CON_SET_LSB (1U << 0) /* 16b */ 687*ebb44440SRoger Lu #define SPM_SW_RST_CON_SET_PROJECT_CODE_LSB (1U << 16) /* 16b */ 688*ebb44440SRoger Lu /* SPM_SW_RST_CON_CLR (0x10006000+0x048) */ 689*ebb44440SRoger Lu #define SPM_SW_RST_CON_CLR_LSB (1U << 0) /* 16b */ 690*ebb44440SRoger Lu #define SPM_SW_RST_CON_CLR_PROJECT_CODE_LSB (1U << 16) /* 16b */ 691*ebb44440SRoger Lu /* VS1_PSR_MASK_B (0x10006000+0x04C) */ 692*ebb44440SRoger Lu #define VS1_OPP0_PSR_MASK_B_LSB (1U << 0) /* 8b */ 693*ebb44440SRoger Lu #define VS1_OPP1_PSR_MASK_B_LSB (1U << 8) /* 8b */ 694*ebb44440SRoger Lu /* VS2_PSR_MASK_B (0x10006000+0x050) */ 695*ebb44440SRoger Lu #define VS2_OPP0_PSR_MASK_B_LSB (1U << 0) /* 8b */ 696*ebb44440SRoger Lu #define VS2_OPP1_PSR_MASK_B_LSB (1U << 8) /* 8b */ 697*ebb44440SRoger Lu #define VS2_OPP2_PSR_MASK_B_LSB (1U << 16) /* 8b */ 698*ebb44440SRoger Lu /* MD32_CLK_CON (0x10006000+0x084) */ 699*ebb44440SRoger Lu #define REG_MD32_26M_CK_SEL_LSB (1U << 0) /* 1b */ 700*ebb44440SRoger Lu #define REG_MD32_DCM_EN_LSB (1U << 1) /* 1b */ 701*ebb44440SRoger Lu /* SPM_SRAM_RSV_CON (0x10006000+0x088) */ 702*ebb44440SRoger Lu #define SPM_SRAM_SLEEP_B_ECO_EN_LSB (1U << 0) /* 1b */ 703*ebb44440SRoger Lu /* SPM_SWINT (0x10006000+0x08C) */ 704*ebb44440SRoger Lu #define SPM_SWINT_LSB (1U << 0) /* 32b */ 705*ebb44440SRoger Lu /* SPM_SWINT_SET (0x10006000+0x090) */ 706*ebb44440SRoger Lu #define SPM_SWINT_SET_LSB (1U << 0) /* 32b */ 707*ebb44440SRoger Lu /* SPM_SWINT_CLR (0x10006000+0x094) */ 708*ebb44440SRoger Lu #define SPM_SWINT_CLR_LSB (1U << 0) /* 32b */ 709*ebb44440SRoger Lu /* SPM_SCP_MAILBOX (0x10006000+0x098) */ 710*ebb44440SRoger Lu #define SPM_SCP_MAILBOX_LSB (1U << 0) /* 32b */ 711*ebb44440SRoger Lu /* SCP_SPM_MAILBOX (0x10006000+0x09C) */ 712*ebb44440SRoger Lu #define SCP_SPM_MAILBOX_LSB (1U << 0) /* 32b */ 713*ebb44440SRoger Lu /* SPM_TWAM_CON (0x10006000+0x0A0) */ 714*ebb44440SRoger Lu #define REG_TWAM_ENABLE_LSB (1U << 0) /* 1b */ 715*ebb44440SRoger Lu #define REG_TWAM_SPEED_MODE_EN_LSB (1U << 1) /* 1b */ 716*ebb44440SRoger Lu #define REG_TWAM_SW_RST_LSB (1U << 2) /* 1b */ 717*ebb44440SRoger Lu #define REG_TWAM_IRQ_MASK_LSB (1U << 3) /* 1b */ 718*ebb44440SRoger Lu #define REG_TWAM_MON_TYPE_0_LSB (1U << 4) /* 2b */ 719*ebb44440SRoger Lu #define REG_TWAM_MON_TYPE_1_LSB (1U << 6) /* 2b */ 720*ebb44440SRoger Lu #define REG_TWAM_MON_TYPE_2_LSB (1U << 8) /* 2b */ 721*ebb44440SRoger Lu #define REG_TWAM_MON_TYPE_3_LSB (1U << 10) /* 2b */ 722*ebb44440SRoger Lu /* SPM_TWAM_WINDOW_LEN (0x10006000+0x0A4) */ 723*ebb44440SRoger Lu #define REG_TWAM_WINDOW_LEN_LSB (1U << 0) /* 32b */ 724*ebb44440SRoger Lu /* SPM_TWAM_IDLE_SEL (0x10006000+0x0A8) */ 725*ebb44440SRoger Lu #define REG_TWAM_SIG_SEL_0_LSB (1U << 0) /* 7b */ 726*ebb44440SRoger Lu #define REG_TWAM_SIG_SEL_1_LSB (1U << 8) /* 7b */ 727*ebb44440SRoger Lu #define REG_TWAM_SIG_SEL_2_LSB (1U << 16) /* 7b */ 728*ebb44440SRoger Lu #define REG_TWAM_SIG_SEL_3_LSB (1U << 24) /* 7b */ 729*ebb44440SRoger Lu /* SPM_SCP_IRQ (0x10006000+0x0AC) */ 730*ebb44440SRoger Lu #define SC_SPM2SCP_WAKEUP_LSB (1U << 0) /* 1b */ 731*ebb44440SRoger Lu #define SC_SCP2SPM_WAKEUP_LSB (1U << 4) /* 1b */ 732*ebb44440SRoger Lu /* SPM_CPU_WAKEUP_EVENT (0x10006000+0x0B0) */ 733*ebb44440SRoger Lu #define REG_CPU_WAKEUP_LSB (1U << 0) /* 1b */ 734*ebb44440SRoger Lu /* SPM_IRQ_MASK (0x10006000+0x0B4) */ 735*ebb44440SRoger Lu #define REG_SPM_IRQ_MASK_LSB (1U << 0) /* 32b */ 736*ebb44440SRoger Lu /* SPM_SRC_REQ (0x10006000+0x0B8) */ 737*ebb44440SRoger Lu #define REG_SPM_APSRC_REQ_LSB (1U << 0) /* 1b */ 738*ebb44440SRoger Lu #define REG_SPM_F26M_REQ_LSB (1U << 1) /* 1b */ 739*ebb44440SRoger Lu #define REG_SPM_INFRA_REQ_LSB (1U << 3) /* 1b */ 740*ebb44440SRoger Lu #define REG_SPM_VRF18_REQ_LSB (1U << 4) /* 1b */ 741*ebb44440SRoger Lu #define REG_SPM_DDR_EN_REQ_LSB (1U << 7) /* 1b */ 742*ebb44440SRoger Lu #define REG_SPM_DVFS_REQ_LSB (1U << 8) /* 1b */ 743*ebb44440SRoger Lu #define REG_SPM_SW_MAILBOX_REQ_LSB (1U << 9) /* 1b */ 744*ebb44440SRoger Lu #define REG_SPM_SSPM_MAILBOX_REQ_LSB (1U << 10) /* 1b */ 745*ebb44440SRoger Lu #define REG_SPM_ADSP_MAILBOX_REQ_LSB (1U << 11) /* 1b */ 746*ebb44440SRoger Lu #define REG_SPM_SCP_MAILBOX_REQ_LSB (1U << 12) /* 1b */ 747*ebb44440SRoger Lu /* SPM_SRC_MASK (0x10006000+0x0BC) */ 748*ebb44440SRoger Lu #define REG_MD_SRCCLKENA_0_MASK_B_LSB (1U << 0) /* 1b */ 749*ebb44440SRoger Lu #define REG_MD_SRCCLKENA2INFRA_REQ_0_MASK_B_LSB (1U << 1) /* 1b */ 750*ebb44440SRoger Lu #define REG_MD_APSRC2INFRA_REQ_0_MASK_B_LSB (1U << 2) /* 1b */ 751*ebb44440SRoger Lu #define REG_MD_APSRC_REQ_0_MASK_B_LSB (1U << 3) /* 1b */ 752*ebb44440SRoger Lu #define REG_MD_VRF18_REQ_0_MASK_B_LSB (1U << 4) /* 1b */ 753*ebb44440SRoger Lu #define REG_MD_DDR_EN_0_MASK_B_LSB (1U << 5) /* 1b */ 754*ebb44440SRoger Lu #define REG_MD_SRCCLKENA_1_MASK_B_LSB (1U << 6) /* 1b */ 755*ebb44440SRoger Lu #define REG_MD_SRCCLKENA2INFRA_REQ_1_MASK_B_LSB (1U << 7) /* 1b */ 756*ebb44440SRoger Lu #define REG_MD_APSRC2INFRA_REQ_1_MASK_B_LSB (1U << 8) /* 1b */ 757*ebb44440SRoger Lu #define REG_MD_APSRC_REQ_1_MASK_B_LSB (1U << 9) /* 1b */ 758*ebb44440SRoger Lu #define REG_MD_VRF18_REQ_1_MASK_B_LSB (1U << 10) /* 1b */ 759*ebb44440SRoger Lu #define REG_MD_DDR_EN_1_MASK_B_LSB (1U << 11) /* 1b */ 760*ebb44440SRoger Lu #define REG_CONN_SRCCLKENA_MASK_B_LSB (1U << 12) /* 1b */ 761*ebb44440SRoger Lu #define REG_CONN_SRCCLKENB_MASK_B_LSB (1U << 13) /* 1b */ 762*ebb44440SRoger Lu #define REG_CONN_INFRA_REQ_MASK_B_LSB (1U << 14) /* 1b */ 763*ebb44440SRoger Lu #define REG_CONN_APSRC_REQ_MASK_B_LSB (1U << 15) /* 1b */ 764*ebb44440SRoger Lu #define REG_CONN_VRF18_REQ_MASK_B_LSB (1U << 16) /* 1b */ 765*ebb44440SRoger Lu #define REG_CONN_DDR_EN_MASK_B_LSB (1U << 17) /* 1b */ 766*ebb44440SRoger Lu #define REG_CONN_VFE28_MASK_B_LSB (1U << 18) /* 1b */ 767*ebb44440SRoger Lu #define REG_SRCCLKENI0_SRCCLKENA_MASK_B_LSB (1U << 19) /* 1b */ 768*ebb44440SRoger Lu #define REG_SRCCLKENI0_INFRA_REQ_MASK_B_LSB (1U << 20) /* 1b */ 769*ebb44440SRoger Lu #define REG_SRCCLKENI1_SRCCLKENA_MASK_B_LSB (1U << 21) /* 1b */ 770*ebb44440SRoger Lu #define REG_SRCCLKENI1_INFRA_REQ_MASK_B_LSB (1U << 22) /* 1b */ 771*ebb44440SRoger Lu #define REG_SRCCLKENI2_SRCCLKENA_MASK_B_LSB (1U << 23) /* 1b */ 772*ebb44440SRoger Lu #define REG_SRCCLKENI2_INFRA_REQ_MASK_B_LSB (1U << 24) /* 1b */ 773*ebb44440SRoger Lu #define REG_INFRASYS_APSRC_REQ_MASK_B_LSB (1U << 25) /* 1b */ 774*ebb44440SRoger Lu #define REG_INFRASYS_DDR_EN_MASK_B_LSB (1U << 26) /* 1b */ 775*ebb44440SRoger Lu #define REG_MD32_SRCCLKENA_MASK_B_LSB (1U << 27) /* 1b */ 776*ebb44440SRoger Lu #define REG_MD32_INFRA_REQ_MASK_B_LSB (1U << 28) /* 1b */ 777*ebb44440SRoger Lu #define REG_MD32_APSRC_REQ_MASK_B_LSB (1U << 29) /* 1b */ 778*ebb44440SRoger Lu #define REG_MD32_VRF18_REQ_MASK_B_LSB (1U << 30) /* 1b */ 779*ebb44440SRoger Lu #define REG_MD32_DDR_EN_MASK_B_LSB (1U << 31) /* 1b */ 780*ebb44440SRoger Lu /* SPM_SRC2_MASK (0x10006000+0x0C0) */ 781*ebb44440SRoger Lu #define REG_SCP_SRCCLKENA_MASK_B_LSB (1U << 0) /* 1b */ 782*ebb44440SRoger Lu #define REG_SCP_INFRA_REQ_MASK_B_LSB (1U << 1) /* 1b */ 783*ebb44440SRoger Lu #define REG_SCP_APSRC_REQ_MASK_B_LSB (1U << 2) /* 1b */ 784*ebb44440SRoger Lu #define REG_SCP_VRF18_REQ_MASK_B_LSB (1U << 3) /* 1b */ 785*ebb44440SRoger Lu #define REG_SCP_DDR_EN_MASK_B_LSB (1U << 4) /* 1b */ 786*ebb44440SRoger Lu #define REG_AUDIO_DSP_SRCCLKENA_MASK_B_LSB (1U << 5) /* 1b */ 787*ebb44440SRoger Lu #define REG_AUDIO_DSP_INFRA_REQ_MASK_B_LSB (1U << 6) /* 1b */ 788*ebb44440SRoger Lu #define REG_AUDIO_DSP_APSRC_REQ_MASK_B_LSB (1U << 7) /* 1b */ 789*ebb44440SRoger Lu #define REG_AUDIO_DSP_VRF18_REQ_MASK_B_LSB (1U << 8) /* 1b */ 790*ebb44440SRoger Lu #define REG_AUDIO_DSP_DDR_EN_MASK_B_LSB (1U << 9) /* 1b */ 791*ebb44440SRoger Lu #define REG_UFS_SRCCLKENA_MASK_B_LSB (1U << 10) /* 1b */ 792*ebb44440SRoger Lu #define REG_UFS_INFRA_REQ_MASK_B_LSB (1U << 11) /* 1b */ 793*ebb44440SRoger Lu #define REG_UFS_APSRC_REQ_MASK_B_LSB (1U << 12) /* 1b */ 794*ebb44440SRoger Lu #define REG_UFS_VRF18_REQ_MASK_B_LSB (1U << 13) /* 1b */ 795*ebb44440SRoger Lu #define REG_UFS_DDR_EN_MASK_B_LSB (1U << 14) /* 1b */ 796*ebb44440SRoger Lu #define REG_DISP0_APSRC_REQ_MASK_B_LSB (1U << 15) /* 1b */ 797*ebb44440SRoger Lu #define REG_DISP0_DDR_EN_MASK_B_LSB (1U << 16) /* 1b */ 798*ebb44440SRoger Lu #define REG_DISP1_APSRC_REQ_MASK_B_LSB (1U << 17) /* 1b */ 799*ebb44440SRoger Lu #define REG_DISP1_DDR_EN_MASK_B_LSB (1U << 18) /* 1b */ 800*ebb44440SRoger Lu #define REG_GCE_INFRA_REQ_MASK_B_LSB (1U << 19) /* 1b */ 801*ebb44440SRoger Lu #define REG_GCE_APSRC_REQ_MASK_B_LSB (1U << 20) /* 1b */ 802*ebb44440SRoger Lu #define REG_GCE_VRF18_REQ_MASK_B_LSB (1U << 21) /* 1b */ 803*ebb44440SRoger Lu #define REG_GCE_DDR_EN_MASK_B_LSB (1U << 22) /* 1b */ 804*ebb44440SRoger Lu #define REG_APU_SRCCLKENA_MASK_B_LSB (1U << 23) /* 1b */ 805*ebb44440SRoger Lu #define REG_APU_INFRA_REQ_MASK_B_LSB (1U << 24) /* 1b */ 806*ebb44440SRoger Lu #define REG_APU_APSRC_REQ_MASK_B_LSB (1U << 25) /* 1b */ 807*ebb44440SRoger Lu #define REG_APU_VRF18_REQ_MASK_B_LSB (1U << 26) /* 1b */ 808*ebb44440SRoger Lu #define REG_APU_DDR_EN_MASK_B_LSB (1U << 27) /* 1b */ 809*ebb44440SRoger Lu #define REG_CG_CHECK_SRCCLKENA_MASK_B_LSB (1U << 28) /* 1b */ 810*ebb44440SRoger Lu #define REG_CG_CHECK_APSRC_REQ_MASK_B_LSB (1U << 29) /* 1b */ 811*ebb44440SRoger Lu #define REG_CG_CHECK_VRF18_REQ_MASK_B_LSB (1U << 30) /* 1b */ 812*ebb44440SRoger Lu #define REG_CG_CHECK_DDR_EN_MASK_B_LSB (1U << 31) /* 1b */ 813*ebb44440SRoger Lu /* SPM_SRC3_MASK (0x10006000+0x0C4) */ 814*ebb44440SRoger Lu #define REG_DVFSRC_EVENT_TRIGGER_MASK_B_LSB (1U << 0) /* 1b */ 815*ebb44440SRoger Lu #define REG_SW2SPM_INT0_MASK_B_LSB (1U << 1) /* 1b */ 816*ebb44440SRoger Lu #define REG_SW2SPM_INT1_MASK_B_LSB (1U << 2) /* 1b */ 817*ebb44440SRoger Lu #define REG_SW2SPM_INT2_MASK_B_LSB (1U << 3) /* 1b */ 818*ebb44440SRoger Lu #define REG_SW2SPM_INT3_MASK_B_LSB (1U << 4) /* 1b */ 819*ebb44440SRoger Lu #define REG_SC_ADSP2SPM_WAKEUP_MASK_B_LSB (1U << 5) /* 1b */ 820*ebb44440SRoger Lu #define REG_SC_SSPM2SPM_WAKEUP_MASK_B_LSB (1U << 6) /* 4b */ 821*ebb44440SRoger Lu #define REG_SC_SCP2SPM_WAKEUP_MASK_B_LSB (1U << 10) /* 1b */ 822*ebb44440SRoger Lu #define REG_CSYSPWRREQ_MASK_LSB (1U << 11) /* 1b */ 823*ebb44440SRoger Lu #define REG_SPM_SRCCLKENA_RESERVED_MASK_B_LSB (1U << 12) /* 1b */ 824*ebb44440SRoger Lu #define REG_SPM_INFRA_REQ_RESERVED_MASK_B_LSB (1U << 13) /* 1b */ 825*ebb44440SRoger Lu #define REG_SPM_APSRC_REQ_RESERVED_MASK_B_LSB (1U << 14) /* 1b */ 826*ebb44440SRoger Lu #define REG_SPM_VRF18_REQ_RESERVED_MASK_B_LSB (1U << 15) /* 1b */ 827*ebb44440SRoger Lu #define REG_SPM_DDR_EN_RESERVED_MASK_B_LSB (1U << 16) /* 1b */ 828*ebb44440SRoger Lu #define REG_MCUPM_SRCCLKENA_MASK_B_LSB (1U << 17) /* 1b */ 829*ebb44440SRoger Lu #define REG_MCUPM_INFRA_REQ_MASK_B_LSB (1U << 18) /* 1b */ 830*ebb44440SRoger Lu #define REG_MCUPM_APSRC_REQ_MASK_B_LSB (1U << 19) /* 1b */ 831*ebb44440SRoger Lu #define REG_MCUPM_VRF18_REQ_MASK_B_LSB (1U << 20) /* 1b */ 832*ebb44440SRoger Lu #define REG_MCUPM_DDR_EN_MASK_B_LSB (1U << 21) /* 1b */ 833*ebb44440SRoger Lu #define REG_MSDC0_SRCCLKENA_MASK_B_LSB (1U << 22) /* 1b */ 834*ebb44440SRoger Lu #define REG_MSDC0_INFRA_REQ_MASK_B_LSB (1U << 23) /* 1b */ 835*ebb44440SRoger Lu #define REG_MSDC0_APSRC_REQ_MASK_B_LSB (1U << 24) /* 1b */ 836*ebb44440SRoger Lu #define REG_MSDC0_VRF18_REQ_MASK_B_LSB (1U << 25) /* 1b */ 837*ebb44440SRoger Lu #define REG_MSDC0_DDR_EN_MASK_B_LSB (1U << 26) /* 1b */ 838*ebb44440SRoger Lu #define REG_MSDC1_SRCCLKENA_MASK_B_LSB (1U << 27) /* 1b */ 839*ebb44440SRoger Lu #define REG_MSDC1_INFRA_REQ_MASK_B_LSB (1U << 28) /* 1b */ 840*ebb44440SRoger Lu #define REG_MSDC1_APSRC_REQ_MASK_B_LSB (1U << 29) /* 1b */ 841*ebb44440SRoger Lu #define REG_MSDC1_VRF18_REQ_MASK_B_LSB (1U << 30) /* 1b */ 842*ebb44440SRoger Lu #define REG_MSDC1_DDR_EN_MASK_B_LSB (1U << 31) /* 1b */ 843*ebb44440SRoger Lu /* SPM_SRC4_MASK (0x10006000+0x0C8) */ 844*ebb44440SRoger Lu #define CCIF_EVENT_MASK_B_LSB (1U << 0) /* 16b */ 845*ebb44440SRoger Lu #define REG_BAK_PSRI_SRCCLKENA_MASK_B_LSB (1U << 16) /* 1b */ 846*ebb44440SRoger Lu #define REG_BAK_PSRI_INFRA_REQ_MASK_B_LSB (1U << 17) /* 1b */ 847*ebb44440SRoger Lu #define REG_BAK_PSRI_APSRC_REQ_MASK_B_LSB (1U << 18) /* 1b */ 848*ebb44440SRoger Lu #define REG_BAK_PSRI_VRF18_REQ_MASK_B_LSB (1U << 19) /* 1b */ 849*ebb44440SRoger Lu #define REG_BAK_PSRI_DDR_EN_MASK_B_LSB (1U << 20) /* 1b */ 850*ebb44440SRoger Lu #define REG_DRAMC0_MD32_INFRA_REQ_MASK_B_LSB (1U << 21) /* 1b */ 851*ebb44440SRoger Lu #define REG_DRAMC0_MD32_VRF18_REQ_MASK_B_LSB (1U << 22) /* 1b */ 852*ebb44440SRoger Lu #define REG_DRAMC1_MD32_INFRA_REQ_MASK_B_LSB (1U << 23) /* 1b */ 853*ebb44440SRoger Lu #define REG_DRAMC1_MD32_VRF18_REQ_MASK_B_LSB (1U << 24) /* 1b */ 854*ebb44440SRoger Lu #define REG_CONN_SRCCLKENB2PWRAP_MASK_B_LSB (1U << 25) /* 1b */ 855*ebb44440SRoger Lu #define REG_DRAMC0_MD32_WAKEUP_MASK_LSB (1U << 26) /* 1b */ 856*ebb44440SRoger Lu #define REG_DRAMC1_MD32_WAKEUP_MASK_LSB (1U << 27) /* 1b */ 857*ebb44440SRoger Lu /* SPM_SRC5_MASK (0x10006000+0x0CC) */ 858*ebb44440SRoger Lu #define REG_MCUSYS_MERGE_APSRC_REQ_MASK_B_LSB (1U << 0) /* 9b */ 859*ebb44440SRoger Lu #define REG_MCUSYS_MERGE_DDR_EN_MASK_B_LSB (1U << 9) /* 9b */ 860*ebb44440SRoger Lu #define REG_MSDC2_SRCCLKENA_MASK_B_LSB (1U << 18) /* 1b */ 861*ebb44440SRoger Lu #define REG_MSDC2_INFRA_REQ_MASK_B_LSB (1U << 19) /* 1b */ 862*ebb44440SRoger Lu #define REG_MSDC2_APSRC_REQ_MASK_B_LSB (1U << 20) /* 1b */ 863*ebb44440SRoger Lu #define REG_MSDC2_VRF18_REQ_MASK_B_LSB (1U << 21) /* 1b */ 864*ebb44440SRoger Lu #define REG_MSDC2_DDR_EN_MASK_B_LSB (1U << 22) /* 1b */ 865*ebb44440SRoger Lu #define REG_PCIE_SRCCLKENA_MASK_B_LSB (1U << 23) /* 1b */ 866*ebb44440SRoger Lu #define REG_PCIE_INFRA_REQ_MASK_B_LSB (1U << 24) /* 1b */ 867*ebb44440SRoger Lu #define REG_PCIE_APSRC_REQ_MASK_B_LSB (1U << 25) /* 1b */ 868*ebb44440SRoger Lu #define REG_PCIE_VRF18_REQ_MASK_B_LSB (1U << 26) /* 1b */ 869*ebb44440SRoger Lu #define REG_PCIE_DDR_EN_MASK_B_LSB (1U << 27) /* 1b */ 870*ebb44440SRoger Lu /* SPM_WAKEUP_EVENT_MASK (0x10006000+0x0D0) */ 871*ebb44440SRoger Lu #define REG_WAKEUP_EVENT_MASK_LSB (1U << 0) /* 32b */ 872*ebb44440SRoger Lu /* SPM_WAKEUP_EVENT_EXT_MASK (0x10006000+0x0D4) */ 873*ebb44440SRoger Lu #define REG_EXT_WAKEUP_EVENT_MASK_LSB (1U << 0) /* 32b */ 874*ebb44440SRoger Lu /* SPM_TWAM_EVENT_CLEAR (0x10006000+0x0D8) */ 875*ebb44440SRoger Lu #define SPM_TWAM_EVENT_CLEAR_LSB (1U << 0) /* 1b */ 876*ebb44440SRoger Lu /* SCP_CLK_CON (0x10006000+0x0DC) */ 877*ebb44440SRoger Lu #define REG_SCP_26M_CK_SEL_LSB (1U << 0) /* 1b */ 878*ebb44440SRoger Lu #define REG_SCP_DCM_EN_LSB (1U << 1) /* 1b */ 879*ebb44440SRoger Lu #define SCP_SECURE_V_REQ_MASK_LSB (1U << 2) /* 1b */ 880*ebb44440SRoger Lu #define SCP_SLP_REQ_LSB (1U << 3) /* 1b */ 881*ebb44440SRoger Lu #define SCP_SLP_ACK_LSB (1U << 4) /* 1b */ 882*ebb44440SRoger Lu /* PCM_DEBUG_CON (0x10006000+0x0E0) */ 883*ebb44440SRoger Lu #define PCM_DEBUG_OUT_ENABLE_LSB (1U << 0) /* 1b */ 884*ebb44440SRoger Lu /* AHB_BUS_CON (0x10006000+0x0E4) */ 885*ebb44440SRoger Lu #define AHB_HADDR_EXT_LSB (1U << 0) /* 2b */ 886*ebb44440SRoger Lu #define REG_AHB_LOCK_LSB (1U << 8) /* 1b */ 887*ebb44440SRoger Lu /* DDR_EN_DBC_CON0 (0x10006000+0x0E8) */ 888*ebb44440SRoger Lu #define REG_ALL_DDR_EN_DBC_LEN_LSB (1U << 0) /* 10b */ 889*ebb44440SRoger Lu #define REG_MD_DDR_EN_0_DBC_LEN_LSB (1U << 10) /* 10b */ 890*ebb44440SRoger Lu #define REG_HW_S1_DBC_LEN_LSB (1U << 20) /* 10b */ 891*ebb44440SRoger Lu /* DDR_EN_DBC_CON1 (0x10006000+0x0EC) */ 892*ebb44440SRoger Lu #define REG_ALL_DDR_EN_DBC_EN_LSB (1U << 0) /* 1b */ 893*ebb44440SRoger Lu #define REG_MD_DDR_EN_0_DBC_EN_LSB (1U << 1) /* 1b */ 894*ebb44440SRoger Lu #define REG_HW_S1_DBC_EN_LSB (1U << 2) /* 1b */ 895*ebb44440SRoger Lu /* SPM_RESOURCE_ACK_CON0 (0x10006000+0x0F0) */ 896*ebb44440SRoger Lu #define REG_MD_SRCCLKENA_ACK_0_MASK_LSB (1U << 0) /* 1b */ 897*ebb44440SRoger Lu #define REG_MD_INFRA_ACK_0_MASK_LSB (1U << 1) /* 1b */ 898*ebb44440SRoger Lu #define REG_MD_APSRC_ACK_0_MASK_LSB (1U << 2) /* 1b */ 899*ebb44440SRoger Lu #define REG_MD_VRF18_ACK_0_MASK_LSB (1U << 3) /* 1b */ 900*ebb44440SRoger Lu #define REG_MD_DDR_EN_ACK_0_MASK_LSB (1U << 4) /* 1b */ 901*ebb44440SRoger Lu #define REG_MD_SRCCLKENA_ACK_1_MASK_LSB (1U << 5) /* 1b */ 902*ebb44440SRoger Lu #define REG_MD_INFRA_ACK_1_MASK_LSB (1U << 6) /* 1b */ 903*ebb44440SRoger Lu #define REG_MD_APSRC_ACK_1_MASK_LSB (1U << 7) /* 1b */ 904*ebb44440SRoger Lu #define REG_MD_VRF18_ACK_1_MASK_LSB (1U << 8) /* 1b */ 905*ebb44440SRoger Lu #define REG_MD_DDR_EN_ACK_1_MASK_LSB (1U << 9) /* 1b */ 906*ebb44440SRoger Lu #define REG_CONN_SRCCLKENA_ACK_MASK_LSB (1U << 10) /* 1b */ 907*ebb44440SRoger Lu #define REG_CONN_INFRA_ACK_MASK_LSB (1U << 11) /* 1b */ 908*ebb44440SRoger Lu #define REG_CONN_APSRC_ACK_MASK_LSB (1U << 12) /* 1b */ 909*ebb44440SRoger Lu #define REG_CONN_VRF18_ACK_MASK_LSB (1U << 13) /* 1b */ 910*ebb44440SRoger Lu #define REG_CONN_DDR_EN_ACK_MASK_LSB (1U << 14) /* 1b */ 911*ebb44440SRoger Lu #define REG_MD32_SRCCLKENA_ACK_MASK_LSB (1U << 15) /* 1b */ 912*ebb44440SRoger Lu #define REG_MD32_INFRA_ACK_MASK_LSB (1U << 16) /* 1b */ 913*ebb44440SRoger Lu #define REG_MD32_APSRC_ACK_MASK_LSB (1U << 17) /* 1b */ 914*ebb44440SRoger Lu #define REG_MD32_VRF18_ACK_MASK_LSB (1U << 18) /* 1b */ 915*ebb44440SRoger Lu #define REG_MD32_DDR_EN_ACK_MASK_LSB (1U << 19) /* 1b */ 916*ebb44440SRoger Lu #define REG_SCP_SRCCLKENA_ACK_MASK_LSB (1U << 20) /* 1b */ 917*ebb44440SRoger Lu #define REG_SCP_INFRA_ACK_MASK_LSB (1U << 21) /* 1b */ 918*ebb44440SRoger Lu #define REG_SCP_APSRC_ACK_MASK_LSB (1U << 22) /* 1b */ 919*ebb44440SRoger Lu #define REG_SCP_VRF18_ACK_MASK_LSB (1U << 23) /* 1b */ 920*ebb44440SRoger Lu #define REG_SCP_DDR_EN_ACK_MASK_LSB (1U << 24) /* 1b */ 921*ebb44440SRoger Lu #define REG_AUDIO_DSP_SRCCLKENA_ACK_MASK_LSB (1U << 25) /* 1b */ 922*ebb44440SRoger Lu #define REG_AUDIO_DSP_INFRA_ACK_MASK_LSB (1U << 26) /* 1b */ 923*ebb44440SRoger Lu #define REG_AUDIO_DSP_APSRC_ACK_MASK_LSB (1U << 27) /* 1b */ 924*ebb44440SRoger Lu #define REG_AUDIO_DSP_VRF18_ACK_MASK_LSB (1U << 28) /* 1b */ 925*ebb44440SRoger Lu #define REG_AUDIO_DSP_DDR_EN_ACK_MASK_LSB (1U << 29) /* 1b */ 926*ebb44440SRoger Lu #define REG_DISP0_DDR_EN_ACK_MASK_LSB (1U << 30) /* 1b */ 927*ebb44440SRoger Lu #define REG_DISP1_APSRC_ACK_MASK_LSB (1U << 31) /* 1b */ 928*ebb44440SRoger Lu /* SPM_RESOURCE_ACK_CON1 (0x10006000+0x0F4) */ 929*ebb44440SRoger Lu #define REG_UFS_SRCCLKENA_ACK_MASK_LSB (1U << 0) /* 1b */ 930*ebb44440SRoger Lu #define REG_UFS_INFRA_ACK_MASK_LSB (1U << 1) /* 1b */ 931*ebb44440SRoger Lu #define REG_UFS_APSRC_ACK_MASK_LSB (1U << 2) /* 1b */ 932*ebb44440SRoger Lu #define REG_UFS_VRF18_ACK_MASK_LSB (1U << 3) /* 1b */ 933*ebb44440SRoger Lu #define REG_UFS_DDR_EN_ACK_MASK_LSB (1U << 4) /* 1b */ 934*ebb44440SRoger Lu #define REG_APU_SRCCLKENA_ACK_MASK_LSB (1U << 5) /* 1b */ 935*ebb44440SRoger Lu #define REG_APU_INFRA_ACK_MASK_LSB (1U << 6) /* 1b */ 936*ebb44440SRoger Lu #define REG_APU_APSRC_ACK_MASK_LSB (1U << 7) /* 1b */ 937*ebb44440SRoger Lu #define REG_APU_VRF18_ACK_MASK_LSB (1U << 8) /* 1b */ 938*ebb44440SRoger Lu #define REG_APU_DDR_EN_ACK_MASK_LSB (1U << 9) /* 1b */ 939*ebb44440SRoger Lu #define REG_MCUPM_SRCCLKENA_ACK_MASK_LSB (1U << 10) /* 1b */ 940*ebb44440SRoger Lu #define REG_MCUPM_INFRA_ACK_MASK_LSB (1U << 11) /* 1b */ 941*ebb44440SRoger Lu #define REG_MCUPM_APSRC_ACK_MASK_LSB (1U << 12) /* 1b */ 942*ebb44440SRoger Lu #define REG_MCUPM_VRF18_ACK_MASK_LSB (1U << 13) /* 1b */ 943*ebb44440SRoger Lu #define REG_MCUPM_DDR_EN_ACK_MASK_LSB (1U << 14) /* 1b */ 944*ebb44440SRoger Lu #define REG_MSDC0_SRCCLKENA_ACK_MASK_LSB (1U << 15) /* 1b */ 945*ebb44440SRoger Lu #define REG_MSDC0_INFRA_ACK_MASK_LSB (1U << 16) /* 1b */ 946*ebb44440SRoger Lu #define REG_MSDC0_APSRC_ACK_MASK_LSB (1U << 17) /* 1b */ 947*ebb44440SRoger Lu #define REG_MSDC0_VRF18_ACK_MASK_LSB (1U << 18) /* 1b */ 948*ebb44440SRoger Lu #define REG_MSDC0_DDR_EN_ACK_MASK_LSB (1U << 19) /* 1b */ 949*ebb44440SRoger Lu #define REG_MSDC1_SRCCLKENA_ACK_MASK_LSB (1U << 20) /* 1b */ 950*ebb44440SRoger Lu #define REG_MSDC1_INFRA_ACK_MASK_LSB (1U << 21) /* 1b */ 951*ebb44440SRoger Lu #define REG_MSDC1_APSRC_ACK_MASK_LSB (1U << 22) /* 1b */ 952*ebb44440SRoger Lu #define REG_MSDC1_VRF18_ACK_MASK_LSB (1U << 23) /* 1b */ 953*ebb44440SRoger Lu #define REG_MSDC1_DDR_EN_ACK_MASK_LSB (1U << 24) /* 1b */ 954*ebb44440SRoger Lu #define REG_DISP0_APSRC_ACK_MASK_LSB (1U << 25) /* 1b */ 955*ebb44440SRoger Lu #define REG_DISP1_DDR_EN_ACK_MASK_LSB (1U << 26) /* 1b */ 956*ebb44440SRoger Lu #define REG_GCE_INFRA_ACK_MASK_LSB (1U << 27) /* 1b */ 957*ebb44440SRoger Lu #define REG_GCE_APSRC_ACK_MASK_LSB (1U << 28) /* 1b */ 958*ebb44440SRoger Lu #define REG_GCE_VRF18_ACK_MASK_LSB (1U << 29) /* 1b */ 959*ebb44440SRoger Lu #define REG_GCE_DDR_EN_ACK_MASK_LSB (1U << 30) /* 1b */ 960*ebb44440SRoger Lu /* SPM_RESOURCE_ACK_CON2 (0x10006000+0x0F8) */ 961*ebb44440SRoger Lu #define SPM_F26M_ACK_WAIT_CYCLE_LSB (1U << 0) /* 8b */ 962*ebb44440SRoger Lu #define SPM_INFRA_ACK_WAIT_CYCLE_LSB (1U << 8) /* 8b */ 963*ebb44440SRoger Lu #define SPM_APSRC_ACK_WAIT_CYCLE_LSB (1U << 16) /* 8b */ 964*ebb44440SRoger Lu #define SPM_VRF18_ACK_WAIT_CYCLE_LSB (1U << 24) /* 8b */ 965*ebb44440SRoger Lu /* SPM_RESOURCE_ACK_CON3 (0x10006000+0x0FC) */ 966*ebb44440SRoger Lu #define SPM_DDR_EN_ACK_WAIT_CYCLE_LSB (1U << 0) /* 8b */ 967*ebb44440SRoger Lu #define REG_BAK_PSRI_SRCCLKENA_ACK_MASK_LSB (1U << 8) /* 1b */ 968*ebb44440SRoger Lu #define REG_BAK_PSRI_INFRA_ACK_MASK_LSB (1U << 9) /* 1b */ 969*ebb44440SRoger Lu #define REG_BAK_PSRI_APSRC_ACK_MASK_LSB (1U << 10) /* 1b */ 970*ebb44440SRoger Lu #define REG_BAK_PSRI_VRF18_ACK_MASK_LSB (1U << 11) /* 1b */ 971*ebb44440SRoger Lu #define REG_BAK_PSRI_DDR_EN_ACK_MASK_LSB (1U << 12) /* 1b */ 972*ebb44440SRoger Lu #define REG_MSDC2_SRCCLKENA_ACK_MASK_LSB (1U << 13) /* 1b */ 973*ebb44440SRoger Lu #define REG_MSDC2_INFRA_ACK_MASK_LSB (1U << 14) /* 1b */ 974*ebb44440SRoger Lu #define REG_MSDC2_APSRC_ACK_MASK_LSB (1U << 15) /* 1b */ 975*ebb44440SRoger Lu #define REG_MSDC2_VRF18_ACK_MASK_LSB (1U << 16) /* 1b */ 976*ebb44440SRoger Lu #define REG_MSDC2_DDR_EN_ACK_MASK_LSB (1U << 17) /* 1b */ 977*ebb44440SRoger Lu #define REG_PCIE_SRCCLKENA_ACK_MASK_LSB (1U << 18) /* 1b */ 978*ebb44440SRoger Lu #define REG_PCIE_INFRA_ACK_MASK_LSB (1U << 19) /* 1b */ 979*ebb44440SRoger Lu #define REG_PCIE_APSRC_ACK_MASK_LSB (1U << 20) /* 1b */ 980*ebb44440SRoger Lu #define REG_PCIE_VRF18_ACK_MASK_LSB (1U << 21) /* 1b */ 981*ebb44440SRoger Lu #define REG_PCIE_DDR_EN_ACK_MASK_LSB (1U << 22) /* 1b */ 982*ebb44440SRoger Lu #define REG_DPMAIF_SRCCLKENA_ACK_MASK_LSB (1U << 23) /* 1b */ 983*ebb44440SRoger Lu #define REG_DPMAIF_INFRA_ACK_MASK_LSB (1U << 24) /* 1b */ 984*ebb44440SRoger Lu #define REG_DPMAIF_APSRC_ACK_MASK_LSB (1U << 25) /* 1b */ 985*ebb44440SRoger Lu #define REG_DPMAIF_VRF18_ACK_MASK_LSB (1U << 26) /* 1b */ 986*ebb44440SRoger Lu #define REG_DPMAIF_DDR_EN_ACK_MASK_LSB (1U << 27) /* 1b */ 987*ebb44440SRoger Lu /* PCM_REG0_DATA (0x10006000+0x100) */ 988*ebb44440SRoger Lu #define PCM_REG0_RF_LSB (1U << 0) /* 32b */ 989*ebb44440SRoger Lu /* PCM_REG2_DATA (0x10006000+0x104) */ 990*ebb44440SRoger Lu #define PCM_REG2_RF_LSB (1U << 0) /* 32b */ 991*ebb44440SRoger Lu /* PCM_REG6_DATA (0x10006000+0x108) */ 992*ebb44440SRoger Lu #define PCM_REG6_RF_LSB (1U << 0) /* 32b */ 993*ebb44440SRoger Lu /* PCM_REG7_DATA (0x10006000+0x10C) */ 994*ebb44440SRoger Lu #define PCM_REG7_RF_LSB (1U << 0) /* 32b */ 995*ebb44440SRoger Lu /* PCM_REG13_DATA (0x10006000+0x110) */ 996*ebb44440SRoger Lu #define PCM_REG13_RF_LSB (1U << 0) /* 32b */ 997*ebb44440SRoger Lu /* SRC_REQ_STA_0 (0x10006000+0x114) */ 998*ebb44440SRoger Lu #define MD_SRCCLKENA_0_LSB (1U << 0) /* 1b */ 999*ebb44440SRoger Lu #define MD_SRCCLKENA2INFRA_REQ_0_LSB (1U << 1) /* 1b */ 1000*ebb44440SRoger Lu #define MD_APSRC2INFRA_REQ_0_LSB (1U << 2) /* 1b */ 1001*ebb44440SRoger Lu #define MD_APSRC_REQ_0_LSB (1U << 3) /* 1b */ 1002*ebb44440SRoger Lu #define MD_VRF18_REQ_0_LSB (1U << 4) /* 1b */ 1003*ebb44440SRoger Lu #define MD_DDR_EN_0_LSB (1U << 5) /* 1b */ 1004*ebb44440SRoger Lu #define MD_SRCCLKENA_1_LSB (1U << 6) /* 1b */ 1005*ebb44440SRoger Lu #define MD_SRCCLKENA2INFRA_REQ_1_LSB (1U << 7) /* 1b */ 1006*ebb44440SRoger Lu #define MD_APSRC2INFRA_REQ_1_LSB (1U << 8) /* 1b */ 1007*ebb44440SRoger Lu #define MD_APSRC_REQ_1_LSB (1U << 9) /* 1b */ 1008*ebb44440SRoger Lu #define MD_VRF18_REQ_1_LSB (1U << 10) /* 1b */ 1009*ebb44440SRoger Lu #define MD_DDR_EN_1_LSB (1U << 11) /* 1b */ 1010*ebb44440SRoger Lu #define CONN_SRCCLKENA_LSB (1U << 12) /* 1b */ 1011*ebb44440SRoger Lu #define CONN_SRCCLKENB_LSB (1U << 13) /* 1b */ 1012*ebb44440SRoger Lu #define CONN_INFRA_REQ_LSB (1U << 14) /* 1b */ 1013*ebb44440SRoger Lu #define CONN_APSRC_REQ_LSB (1U << 15) /* 1b */ 1014*ebb44440SRoger Lu #define CONN_VRF18_REQ_LSB (1U << 16) /* 1b */ 1015*ebb44440SRoger Lu #define CONN_DDR_EN_LSB (1U << 17) /* 1b */ 1016*ebb44440SRoger Lu #define SRCCLKENI_LSB (1U << 18) /* 3b */ 1017*ebb44440SRoger Lu #define MD32_SRCCLKENA_LSB (1U << 21) /* 1b */ 1018*ebb44440SRoger Lu #define MD32_INFRA_REQ_LSB (1U << 22) /* 1b */ 1019*ebb44440SRoger Lu #define MD32_APSRC_REQ_LSB (1U << 23) /* 1b */ 1020*ebb44440SRoger Lu #define MD32_VRF18_REQ_LSB (1U << 24) /* 1b */ 1021*ebb44440SRoger Lu #define MD32_DDR_EN_LSB (1U << 25) /* 1b */ 1022*ebb44440SRoger Lu #define DISP0_APSRC_REQ_LSB (1U << 26) /* 1b */ 1023*ebb44440SRoger Lu #define DISP0_DDR_EN_LSB (1U << 27) /* 1b */ 1024*ebb44440SRoger Lu #define DISP1_APSRC_REQ_LSB (1U << 28) /* 1b */ 1025*ebb44440SRoger Lu #define DISP1_DDR_EN_LSB (1U << 29) /* 1b */ 1026*ebb44440SRoger Lu #define DVFSRC_EVENT_TRIGGER_LSB (1U << 30) /* 1b */ 1027*ebb44440SRoger Lu /* SRC_REQ_STA_1 (0x10006000+0x118) */ 1028*ebb44440SRoger Lu #define SCP_SRCCLKENA_LSB (1U << 0) /* 1b */ 1029*ebb44440SRoger Lu #define SCP_INFRA_REQ_LSB (1U << 1) /* 1b */ 1030*ebb44440SRoger Lu #define SCP_APSRC_REQ_LSB (1U << 2) /* 1b */ 1031*ebb44440SRoger Lu #define SCP_VRF18_REQ_LSB (1U << 3) /* 1b */ 1032*ebb44440SRoger Lu #define SCP_DDR_EN_LSB (1U << 4) /* 1b */ 1033*ebb44440SRoger Lu #define AUDIO_DSP_SRCCLKENA_LSB (1U << 5) /* 1b */ 1034*ebb44440SRoger Lu #define AUDIO_DSP_INFRA_REQ_LSB (1U << 6) /* 1b */ 1035*ebb44440SRoger Lu #define AUDIO_DSP_APSRC_REQ_LSB (1U << 7) /* 1b */ 1036*ebb44440SRoger Lu #define AUDIO_DSP_VRF18_REQ_LSB (1U << 8) /* 1b */ 1037*ebb44440SRoger Lu #define AUDIO_DSP_DDR_EN_LSB (1U << 9) /* 1b */ 1038*ebb44440SRoger Lu #define UFS_SRCCLKENA_LSB (1U << 10) /* 1b */ 1039*ebb44440SRoger Lu #define UFS_INFRA_REQ_LSB (1U << 11) /* 1b */ 1040*ebb44440SRoger Lu #define UFS_APSRC_REQ_LSB (1U << 12) /* 1b */ 1041*ebb44440SRoger Lu #define UFS_VRF18_REQ_LSB (1U << 13) /* 1b */ 1042*ebb44440SRoger Lu #define UFS_DDR_EN_LSB (1U << 14) /* 1b */ 1043*ebb44440SRoger Lu #define GCE_INFRA_REQ_LSB (1U << 15) /* 1b */ 1044*ebb44440SRoger Lu #define GCE_APSRC_REQ_LSB (1U << 16) /* 1b */ 1045*ebb44440SRoger Lu #define GCE_VRF18_REQ_LSB (1U << 17) /* 1b */ 1046*ebb44440SRoger Lu #define GCE_DDR_EN_LSB (1U << 18) /* 1b */ 1047*ebb44440SRoger Lu #define INFRASYS_APSRC_REQ_LSB (1U << 19) /* 1b */ 1048*ebb44440SRoger Lu #define INFRASYS_DDR_EN_LSB (1U << 20) /* 1b */ 1049*ebb44440SRoger Lu #define MSDC0_SRCCLKENA_LSB (1U << 21) /* 1b */ 1050*ebb44440SRoger Lu #define MSDC0_INFRA_REQ_LSB (1U << 22) /* 1b */ 1051*ebb44440SRoger Lu #define MSDC0_APSRC_REQ_LSB (1U << 23) /* 1b */ 1052*ebb44440SRoger Lu #define MSDC0_VRF18_REQ_LSB (1U << 24) /* 1b */ 1053*ebb44440SRoger Lu #define MSDC0_DDR_EN_LSB (1U << 25) /* 1b */ 1054*ebb44440SRoger Lu #define MSDC1_SRCCLKENA_LSB (1U << 26) /* 1b */ 1055*ebb44440SRoger Lu #define MSDC1_INFRA_REQ_LSB (1U << 27) /* 1b */ 1056*ebb44440SRoger Lu #define MSDC1_APSRC_REQ_LSB (1U << 28) /* 1b */ 1057*ebb44440SRoger Lu #define MSDC1_VRF18_REQ_LSB (1U << 29) /* 1b */ 1058*ebb44440SRoger Lu #define MSDC1_DDR_EN_LSB (1U << 30) /* 1b */ 1059*ebb44440SRoger Lu /* SRC_REQ_STA_2 (0x10006000+0x11C) */ 1060*ebb44440SRoger Lu #define MCUSYS_MERGE_DDR_EN_LSB (1U << 0) /* 9b */ 1061*ebb44440SRoger Lu #define EMI_SELF_REFRESH_CH_LSB (1U << 9) /* 2b */ 1062*ebb44440SRoger Lu #define SW2SPM_INT_LSB (1U << 11) /* 4b */ 1063*ebb44440SRoger Lu #define SC_ADSP2SPM_WAKEUP_LSB (1U << 15) /* 1b */ 1064*ebb44440SRoger Lu #define SC_SSPM2SPM_WAKEUP_LSB (1U << 16) /* 4b */ 1065*ebb44440SRoger Lu #define SRC_REQ_STA_2_SC_SCP2SPM_WAKEUP_LSB (1U << 20) /* 1b */ 1066*ebb44440SRoger Lu #define SPM_SRCCLKENA_RESERVED_LSB (1U << 21) /* 1b */ 1067*ebb44440SRoger Lu #define SPM_INFRA_REQ_RESERVED_LSB (1U << 22) /* 1b */ 1068*ebb44440SRoger Lu #define SPM_APSRC_REQ_RESERVED_LSB (1U << 23) /* 1b */ 1069*ebb44440SRoger Lu #define SPM_VRF18_REQ_RESERVED_LSB (1U << 24) /* 1b */ 1070*ebb44440SRoger Lu #define SPM_DDR_EN_RESERVED_LSB (1U << 25) /* 1b */ 1071*ebb44440SRoger Lu #define MCUPM_SRCCLKENA_LSB (1U << 26) /* 1b */ 1072*ebb44440SRoger Lu #define MCUPM_INFRA_REQ_LSB (1U << 27) /* 1b */ 1073*ebb44440SRoger Lu #define MCUPM_APSRC_REQ_LSB (1U << 28) /* 1b */ 1074*ebb44440SRoger Lu #define MCUPM_VRF18_REQ_LSB (1U << 29) /* 1b */ 1075*ebb44440SRoger Lu #define MCUPM_DDR_EN_LSB (1U << 30) /* 1b */ 1076*ebb44440SRoger Lu /* PCM_TIMER_OUT (0x10006000+0x120) */ 1077*ebb44440SRoger Lu #define PCM_TIMER_LSB (1U << 0) /* 32b */ 1078*ebb44440SRoger Lu /* PCM_WDT_OUT (0x10006000+0x124) */ 1079*ebb44440SRoger Lu #define PCM_WDT_TIMER_VAL_OUT_LSB (1U << 0) /* 32b */ 1080*ebb44440SRoger Lu /* SPM_IRQ_STA (0x10006000+0x128) */ 1081*ebb44440SRoger Lu #define TWAM_IRQ_LSB (1U << 2) /* 1b */ 1082*ebb44440SRoger Lu #define PCM_IRQ_LSB (1U << 3) /* 1b */ 1083*ebb44440SRoger Lu /* SRC_REQ_STA_4 (0x10006000+0x12C) */ 1084*ebb44440SRoger Lu #define APU_SRCCLKENA_LSB (1U << 0) /* 1b */ 1085*ebb44440SRoger Lu #define APU_INFRA_REQ_LSB (1U << 1) /* 1b */ 1086*ebb44440SRoger Lu #define APU_APSRC_REQ_LSB (1U << 2) /* 1b */ 1087*ebb44440SRoger Lu #define APU_VRF18_REQ_LSB (1U << 3) /* 1b */ 1088*ebb44440SRoger Lu #define APU_DDR_EN_LSB (1U << 4) /* 1b */ 1089*ebb44440SRoger Lu #define BAK_PSRI_SRCCLKENA_LSB (1U << 5) /* 1b */ 1090*ebb44440SRoger Lu #define BAK_PSRI_INFRA_REQ_LSB (1U << 6) /* 1b */ 1091*ebb44440SRoger Lu #define BAK_PSRI_APSRC_REQ_LSB (1U << 7) /* 1b */ 1092*ebb44440SRoger Lu #define BAK_PSRI_VRF18_REQ_LSB (1U << 8) /* 1b */ 1093*ebb44440SRoger Lu #define BAK_PSRI_DDR_EN_LSB (1U << 9) /* 1b */ 1094*ebb44440SRoger Lu #define MSDC2_SRCCLKENA_LSB (1U << 10) /* 1b */ 1095*ebb44440SRoger Lu #define MSDC2_INFRA_REQ_LSB (1U << 11) /* 1b */ 1096*ebb44440SRoger Lu #define MSDC2_APSRC_REQ_LSB (1U << 12) /* 1b */ 1097*ebb44440SRoger Lu #define MSDC2_VRF18_REQ_LSB (1U << 13) /* 1b */ 1098*ebb44440SRoger Lu #define MSDC2_DDR_EN_LSB (1U << 14) /* 1b */ 1099*ebb44440SRoger Lu #define PCIE_SRCCLKENA_LSB (1U << 15) /* 1b */ 1100*ebb44440SRoger Lu #define PCIE_INFRA_REQ_LSB (1U << 16) /* 1b */ 1101*ebb44440SRoger Lu #define PCIE_APSRC_REQ_LSB (1U << 17) /* 1b */ 1102*ebb44440SRoger Lu #define PCIE_VRF18_REQ_LSB (1U << 18) /* 1b */ 1103*ebb44440SRoger Lu #define PCIE_DDR_EN_LSB (1U << 19) /* 1b */ 1104*ebb44440SRoger Lu #define DPMAIF_SRCCLKENA_LSB (1U << 20) /* 1b */ 1105*ebb44440SRoger Lu #define DPMAIF_INFRA_REQ_LSB (1U << 21) /* 1b */ 1106*ebb44440SRoger Lu #define DPMAIF_APSRC_REQ_LSB (1U << 22) /* 1b */ 1107*ebb44440SRoger Lu #define DPMAIF_VRF18_REQ_LSB (1U << 23) /* 1b */ 1108*ebb44440SRoger Lu #define DPMAIF_DDR_EN_LSB (1U << 24) /* 1b */ 1109*ebb44440SRoger Lu /* MD32PCM_WAKEUP_STA (0x10006000+0x130) */ 1110*ebb44440SRoger Lu #define MD32PCM_WAKEUP_STA_LSB (1U << 0) /* 32b */ 1111*ebb44440SRoger Lu /* MD32PCM_EVENT_STA (0x10006000+0x134) */ 1112*ebb44440SRoger Lu #define MD32PCM_EVENT_STA_LSB (1U << 0) /* 32b */ 1113*ebb44440SRoger Lu /* SPM_WAKEUP_STA (0x10006000+0x138) */ 1114*ebb44440SRoger Lu #define F32K_WAKEUP_EVENT_L_LSB (1U << 0) /* 16b */ 1115*ebb44440SRoger Lu #define ASYN_WAKEUP_EVENT_L_LSB (1U << 16) /* 16b */ 1116*ebb44440SRoger Lu /* SPM_WAKEUP_EXT_STA (0x10006000+0x13C) */ 1117*ebb44440SRoger Lu #define EXT_WAKEUP_EVENT_LSB (1U << 0) /* 32b */ 1118*ebb44440SRoger Lu /* SPM_WAKEUP_MISC (0x10006000+0x140) */ 1119*ebb44440SRoger Lu #define GIC_WAKEUP_LSB (1U << 0) /* 10b */ 1120*ebb44440SRoger Lu #define DVFSRC_IRQ_LSB (1U << 16) /* 1b */ 1121*ebb44440SRoger Lu #define SPM_WAKEUP_MISC_REG_CPU_WAKEUP_LSB (1U << 17) /* 1b */ 1122*ebb44440SRoger Lu #define PCM_TIMER_EVENT_LSB (1U << 18) /* 1b */ 1123*ebb44440SRoger Lu #define PMIC_EINT_OUT_B_LSB (1U << 19) /* 2b */ 1124*ebb44440SRoger Lu #define TWAM_IRQ_B_LSB (1U << 21) /* 1b */ 1125*ebb44440SRoger Lu #define PMSR_IRQ_B_SET0_LSB (1U << 22) /* 1b */ 1126*ebb44440SRoger Lu #define PMSR_IRQ_B_SET1_LSB (1U << 23) /* 1b */ 1127*ebb44440SRoger Lu #define PMSR_IRQ_B_SET2_LSB (1U << 24) /* 1b */ 1128*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_0_LSB (1U << 25) /* 1b */ 1129*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_1_LSB (1U << 26) /* 1b */ 1130*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_2_LSB (1U << 27) /* 1b */ 1131*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_3_LSB (1U << 28) /* 1b */ 1132*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_ALL_LSB (1U << 29) /* 1b */ 1133*ebb44440SRoger Lu #define PMIC_IRQ_ACK_LSB (1U << 30) /* 1b */ 1134*ebb44440SRoger Lu #define PMIC_SCP_IRQ_LSB (1U << 31) /* 1b */ 1135*ebb44440SRoger Lu /* MM_DVFS_HALT (0x10006000+0x144) */ 1136*ebb44440SRoger Lu #define MM_DVFS_HALT_LSB (1U << 0) /* 5b */ 1137*ebb44440SRoger Lu /* BUS_PROTECT_RDY (0x10006000+0x150) */ 1138*ebb44440SRoger Lu #define PROTECT_READY_LSB (1U << 0) /* 32b */ 1139*ebb44440SRoger Lu /* BUS_PROTECT1_RDY (0x10006000+0x154) */ 1140*ebb44440SRoger Lu #define PROTECT1_READY_LSB (1U << 0) /* 32b */ 1141*ebb44440SRoger Lu /* BUS_PROTECT2_RDY (0x10006000+0x158) */ 1142*ebb44440SRoger Lu #define PROTECT2_READY_LSB (1U << 0) /* 32b */ 1143*ebb44440SRoger Lu /* BUS_PROTECT3_RDY (0x10006000+0x15C) */ 1144*ebb44440SRoger Lu #define PROTECT3_READY_LSB (1U << 0) /* 32b */ 1145*ebb44440SRoger Lu /* SUBSYS_IDLE_STA (0x10006000+0x160) */ 1146*ebb44440SRoger Lu #define SUBSYS_IDLE_SIGNALS_LSB (1U << 0) /* 32b */ 1147*ebb44440SRoger Lu /* PCM_STA (0x10006000+0x164) */ 1148*ebb44440SRoger Lu #define PCM_CK_SEL_O_LSB (1U << 0) /* 4b */ 1149*ebb44440SRoger Lu #define EXT_SRC_STA_LSB (1U << 4) /* 3b */ 1150*ebb44440SRoger Lu /* SRC_REQ_STA_3 (0x10006000+0x168) */ 1151*ebb44440SRoger Lu #define CCIF_EVENT_RAW_STATUS_LSB (1U << 0) /* 16b */ 1152*ebb44440SRoger Lu #define F26M_STATE_LSB (1U << 16) /* 1b */ 1153*ebb44440SRoger Lu #define INFRA_STATE_LSB (1U << 17) /* 1b */ 1154*ebb44440SRoger Lu #define APSRC_STATE_LSB (1U << 18) /* 1b */ 1155*ebb44440SRoger Lu #define VRF18_STATE_LSB (1U << 19) /* 1b */ 1156*ebb44440SRoger Lu #define DDR_EN_STATE_LSB (1U << 20) /* 1b */ 1157*ebb44440SRoger Lu #define DVFS_STATE_LSB (1U << 21) /* 1b */ 1158*ebb44440SRoger Lu #define SW_MAILBOX_STATE_LSB (1U << 22) /* 1b */ 1159*ebb44440SRoger Lu #define SSPM_MAILBOX_STATE_LSB (1U << 23) /* 1b */ 1160*ebb44440SRoger Lu #define ADSP_MAILBOX_STATE_LSB (1U << 24) /* 1b */ 1161*ebb44440SRoger Lu #define SCP_MAILBOX_STATE_LSB (1U << 25) /* 1b */ 1162*ebb44440SRoger Lu /* PWR_STATUS (0x10006000+0x16C) */ 1163*ebb44440SRoger Lu #define PWR_STATUS_LSB (1U << 0) /* 32b */ 1164*ebb44440SRoger Lu /* PWR_STATUS_2ND (0x10006000+0x170) */ 1165*ebb44440SRoger Lu #define PWR_STATUS_2ND_LSB (1U << 0) /* 32b */ 1166*ebb44440SRoger Lu /* CPU_PWR_STATUS (0x10006000+0x174) */ 1167*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU0_LSB (1U << 0) /* 1b */ 1168*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU1_LSB (1U << 1) /* 1b */ 1169*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU2_LSB (1U << 2) /* 1b */ 1170*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU3_LSB (1U << 3) /* 1b */ 1171*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU4_LSB (1U << 4) /* 1b */ 1172*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU5_LSB (1U << 5) /* 1b */ 1173*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU6_LSB (1U << 6) /* 1b */ 1174*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPU7_LSB (1U << 7) /* 1b */ 1175*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_ACK_CPUTOP_LSB (1U << 8) /* 1b */ 1176*ebb44440SRoger Lu #define MCUSYS_SPMC_PWR_ON_ACK_LSB (1U << 9) /* 1b */ 1177*ebb44440SRoger Lu /* OTHER_PWR_STATUS (0x10006000+0x178) */ 1178*ebb44440SRoger Lu #define OTHER_PWR_STATUS_LSB (1U << 0) /* 32b */ 1179*ebb44440SRoger Lu /* SPM_VTCXO_EVENT_COUNT_STA (0x10006000+0x17C) */ 1180*ebb44440SRoger Lu #define SPM_VTCXO_SLEEP_COUNT_LSB (1U << 0) /* 16b */ 1181*ebb44440SRoger Lu #define SPM_VTCXO_WAKE_COUNT_LSB (1U << 16) /* 16b */ 1182*ebb44440SRoger Lu /* SPM_INFRA_EVENT_COUNT_STA (0x10006000+0x180) */ 1183*ebb44440SRoger Lu #define SPM_INFRA_SLEEP_COUNT_LSB (1U << 0) /* 16b */ 1184*ebb44440SRoger Lu #define SPM_INFRA_WAKE_COUNT_LSB (1U << 16) /* 16b */ 1185*ebb44440SRoger Lu /* SPM_VRF18_EVENT_COUNT_STA (0x10006000+0x184) */ 1186*ebb44440SRoger Lu #define SPM_VRF18_SLEEP_COUNT_LSB (1U << 0) /* 16b */ 1187*ebb44440SRoger Lu #define SPM_VRF18_WAKE_COUNT_LSB (1U << 16) /* 16b */ 1188*ebb44440SRoger Lu /* SPM_APSRC_EVENT_COUNT_STA (0x10006000+0x188) */ 1189*ebb44440SRoger Lu #define SPM_APSRC_SLEEP_COUNT_LSB (1U << 0) /* 16b */ 1190*ebb44440SRoger Lu #define SPM_APSRC_WAKE_COUNT_LSB (1U << 16) /* 16b */ 1191*ebb44440SRoger Lu /* SPM_DDREN_EVENT_COUNT_STA (0x10006000+0x18C) */ 1192*ebb44440SRoger Lu #define SPM_DDREN_SLEEP_COUNT_LSB (1U << 0) /* 16b */ 1193*ebb44440SRoger Lu #define SPM_DDREN_WAKE_COUNT_LSB (1U << 16) /* 16b */ 1194*ebb44440SRoger Lu /* MD32PCM_STA (0x10006000+0x190) */ 1195*ebb44440SRoger Lu #define MD32PCM_HALT_LSB (1U << 0) /* 1b */ 1196*ebb44440SRoger Lu #define MD32PCM_GATED_LSB (1U << 1) /* 1b */ 1197*ebb44440SRoger Lu /* MD32PCM_PC (0x10006000+0x194) */ 1198*ebb44440SRoger Lu #define MON_PC_LSB (1U << 0) /* 32b */ 1199*ebb44440SRoger Lu /* DVFSRC_EVENT_STA (0x10006000+0x1A4) */ 1200*ebb44440SRoger Lu #define DVFSRC_EVENT_LSB (1U << 0) /* 32b */ 1201*ebb44440SRoger Lu /* BUS_PROTECT4_RDY (0x10006000+0x1A8) */ 1202*ebb44440SRoger Lu #define PROTECT4_READY_LSB (1U << 0) /* 32b */ 1203*ebb44440SRoger Lu /* BUS_PROTECT5_RDY (0x10006000+0x1AC) */ 1204*ebb44440SRoger Lu #define PROTECT5_READY_LSB (1U << 0) /* 32b */ 1205*ebb44440SRoger Lu /* BUS_PROTECT6_RDY (0x10006000+0x1B0) */ 1206*ebb44440SRoger Lu #define PROTECT6_READY_LSB (1U << 0) /* 32b */ 1207*ebb44440SRoger Lu /* BUS_PROTECT7_RDY (0x10006000+0x1B4) */ 1208*ebb44440SRoger Lu #define PROTECT7_READY_LSB (1U << 0) /* 32b */ 1209*ebb44440SRoger Lu /* BUS_PROTECT8_RDY (0x10006000+0x1B8) */ 1210*ebb44440SRoger Lu #define PROTECT8_READY_LSB (1U << 0) /* 32b */ 1211*ebb44440SRoger Lu /* SPM_TWAM_LAST_STA0 (0x10006000+0x1D0) */ 1212*ebb44440SRoger Lu #define LAST_IDLE_CNT_0_LSB (1U << 0) /* 32b */ 1213*ebb44440SRoger Lu /* SPM_TWAM_LAST_STA1 (0x10006000+0x1D4) */ 1214*ebb44440SRoger Lu #define LAST_IDLE_CNT_1_LSB (1U << 0) /* 32b */ 1215*ebb44440SRoger Lu /* SPM_TWAM_LAST_STA2 (0x10006000+0x1D8) */ 1216*ebb44440SRoger Lu #define LAST_IDLE_CNT_2_LSB (1U << 0) /* 32b */ 1217*ebb44440SRoger Lu /* SPM_TWAM_LAST_STA3 (0x10006000+0x1DC) */ 1218*ebb44440SRoger Lu #define LAST_IDLE_CNT_3_LSB (1U << 0) /* 32b */ 1219*ebb44440SRoger Lu /* SPM_TWAM_CURR_STA0 (0x10006000+0x1E0) */ 1220*ebb44440SRoger Lu #define CURRENT_IDLE_CNT_0_LSB (1U << 0) /* 32b */ 1221*ebb44440SRoger Lu /* SPM_TWAM_CURR_STA1 (0x10006000+0x1E4) */ 1222*ebb44440SRoger Lu #define CURRENT_IDLE_CNT_1_LSB (1U << 0) /* 32b */ 1223*ebb44440SRoger Lu /* SPM_TWAM_CURR_STA2 (0x10006000+0x1E8) */ 1224*ebb44440SRoger Lu #define CURRENT_IDLE_CNT_2_LSB (1U << 0) /* 32b */ 1225*ebb44440SRoger Lu /* SPM_TWAM_CURR_STA3 (0x10006000+0x1EC) */ 1226*ebb44440SRoger Lu #define CURRENT_IDLE_CNT_3_LSB (1U << 0) /* 32b */ 1227*ebb44440SRoger Lu /* SPM_TWAM_TIMER_OUT (0x10006000+0x1F0) */ 1228*ebb44440SRoger Lu #define TWAM_TIMER_LSB (1U << 0) /* 32b */ 1229*ebb44440SRoger Lu /* SPM_CG_CHECK_STA (0x10006000+0x1F4) */ 1230*ebb44440SRoger Lu #define SPM_CG_CHECK_SLEEP_REQ_0_LSB (1U << 0) /* 1b */ 1231*ebb44440SRoger Lu #define SPM_CG_CHECK_SLEEP_REQ_1_LSB (1U << 1) /* 1b */ 1232*ebb44440SRoger Lu #define SPM_CG_CHECK_SLEEP_REQ_2_LSB (1U << 2) /* 1b */ 1233*ebb44440SRoger Lu /* SPM_DVFS_STA (0x10006000+0x1F8) */ 1234*ebb44440SRoger Lu #define TARGET_DVFS_LEVEL_LSB (1U << 0) /* 32b */ 1235*ebb44440SRoger Lu /* SPM_DVFS_OPP_STA (0x10006000+0x1FC) */ 1236*ebb44440SRoger Lu #define TARGET_DVFS_OPP_LSB (1U << 0) /* 5b */ 1237*ebb44440SRoger Lu #define CURRENT_DVFS_OPP_LSB (1U << 5) /* 5b */ 1238*ebb44440SRoger Lu #define RELAY_DVFS_OPP_LSB (1U << 10) /* 5b */ 1239*ebb44440SRoger Lu /* SPM_MCUSYS_PWR_CON (0x10006000+0x200) */ 1240*ebb44440SRoger Lu #define MCUSYS_SPMC_PWR_RST_B_LSB (1U << 0) /* 1b */ 1241*ebb44440SRoger Lu #define MCUSYS_SPMC_PWR_ON_LSB (1U << 2) /* 1b */ 1242*ebb44440SRoger Lu #define MCUSYS_SPMC_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1243*ebb44440SRoger Lu #define MCUSYS_SPMC_RESETPWRON_CONFIG_LSB (1U << 5) /* 1b */ 1244*ebb44440SRoger Lu #define MCUSYS_SPMC_DORMANT_EN_LSB (1U << 6) /* 1b */ 1245*ebb44440SRoger Lu #define MCUSYS_VPROC_EXT_OFF_LSB (1U << 7) /* 1b */ 1246*ebb44440SRoger Lu #define SPM_MCUSYS_PWR_CON_MCUSYS_SPMC_PWR_ON_ACK_LSB (1U << 31) /* 1b */ 1247*ebb44440SRoger Lu /* SPM_CPUTOP_PWR_CON (0x10006000+0x204) */ 1248*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPUTOP_LSB (1U << 0) /* 1b */ 1249*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPUTOP_LSB (1U << 2) /* 1b */ 1250*ebb44440SRoger Lu #define MP0_SPMC_PWR_CLK_DIS_CPUTOP_LSB (1U << 4) /* 1b */ 1251*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPUTOP_LSB (1U << 5) /* 1b */ 1252*ebb44440SRoger Lu #define MP0_SPMC_DORMANT_EN_CPUTOP_LSB (1U << 6) /* 1b */ 1253*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_LSB (1U << 7) /* 1b */ 1254*ebb44440SRoger Lu #define MP0_VSRAM_EXT_OFF_LSB (1U << 8) /* 1b */ 1255*ebb44440SRoger Lu #define SPM_CPUTOP_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPUTOP_LSB (1U << 31) /* 1b */ 1256*ebb44440SRoger Lu /* SPM_CPU0_PWR_CON (0x10006000+0x208) */ 1257*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU0_LSB (1U << 0) /* 1b */ 1258*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU0_LSB (1U << 2) /* 1b */ 1259*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU0_LSB (1U << 5) /* 1b */ 1260*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU0_LSB (1U << 7) /* 1b */ 1261*ebb44440SRoger Lu #define SPM_CPU0_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU0_LSB (1U << 31) /* 1b */ 1262*ebb44440SRoger Lu /* SPM_CPU1_PWR_CON (0x10006000+0x20C) */ 1263*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU1_LSB (1U << 0) /* 1b */ 1264*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU1_LSB (1U << 2) /* 1b */ 1265*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU1_LSB (1U << 5) /* 1b */ 1266*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU1_LSB (1U << 7) /* 1b */ 1267*ebb44440SRoger Lu #define SPM_CPU1_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU1_LSB (1U << 31) /* 1b */ 1268*ebb44440SRoger Lu /* SPM_CPU2_PWR_CON (0x10006000+0x210) */ 1269*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU2_LSB (1U << 0) /* 1b */ 1270*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU2_LSB (1U << 2) /* 1b */ 1271*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU2_LSB (1U << 5) /* 1b */ 1272*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU2_LSB (1U << 7) /* 1b */ 1273*ebb44440SRoger Lu #define SPM_CPU2_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU2_LSB (1U << 31) /* 1b */ 1274*ebb44440SRoger Lu /* SPM_CPU3_PWR_CON (0x10006000+0x214) */ 1275*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU3_LSB (1U << 0) /* 1b */ 1276*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU3_LSB (1U << 2) /* 1b */ 1277*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU3_LSB (1U << 5) /* 1b */ 1278*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU3_LSB (1U << 7) /* 1b */ 1279*ebb44440SRoger Lu #define SPM_CPU3_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU3_LSB (1U << 31) /* 1b */ 1280*ebb44440SRoger Lu /* SPM_CPU4_PWR_CON (0x10006000+0x218) */ 1281*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU4_LSB (1U << 0) /* 1b */ 1282*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU4_LSB (1U << 2) /* 1b */ 1283*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU4_LSB (1U << 5) /* 1b */ 1284*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU4_LSB (1U << 7) /* 1b */ 1285*ebb44440SRoger Lu #define SPM_CPU4_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU4_LSB (1U << 31) /* 1b */ 1286*ebb44440SRoger Lu /* SPM_CPU5_PWR_CON (0x10006000+0x21C) */ 1287*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU5_LSB (1U << 0) /* 1b */ 1288*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU5_LSB (1U << 2) /* 1b */ 1289*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU5_LSB (1U << 5) /* 1b */ 1290*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU5_LSB (1U << 7) /* 1b */ 1291*ebb44440SRoger Lu #define SPM_CPU5_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU5_LSB (1U << 31) /* 1b */ 1292*ebb44440SRoger Lu /* SPM_CPU6_PWR_CON (0x10006000+0x220) */ 1293*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU6_LSB (1U << 0) /* 1b */ 1294*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU6_LSB (1U << 2) /* 1b */ 1295*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU6_LSB (1U << 5) /* 1b */ 1296*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU6_LSB (1U << 7) /* 1b */ 1297*ebb44440SRoger Lu #define SPM_CPU6_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU6_LSB (1U << 31) /* 1b */ 1298*ebb44440SRoger Lu /* SPM_CPU7_PWR_CON (0x10006000+0x224) */ 1299*ebb44440SRoger Lu #define MP0_SPMC_PWR_RST_B_CPU7_LSB (1U << 0) /* 1b */ 1300*ebb44440SRoger Lu #define MP0_SPMC_PWR_ON_CPU7_LSB (1U << 2) /* 1b */ 1301*ebb44440SRoger Lu #define MP0_SPMC_RESETPWRON_CONFIG_CPU7_LSB (1U << 5) /* 1b */ 1302*ebb44440SRoger Lu #define MP0_VPROC_EXT_OFF_CPU7_LSB (1U << 7) /* 1b */ 1303*ebb44440SRoger Lu #define SPM_CPU7_PWR_CON_MP0_SPMC_PWR_ON_ACK_CPU7_LSB (1U << 31) /* 1b */ 1304*ebb44440SRoger Lu /* ARMPLL_CLK_CON (0x10006000+0x22C) */ 1305*ebb44440SRoger Lu #define SC_ARM_FHC_PAUSE_LSB (1U << 0) /* 6b */ 1306*ebb44440SRoger Lu #define SC_ARM_CK_OFF_LSB (1U << 6) /* 6b */ 1307*ebb44440SRoger Lu #define SC_ARMPLL_OFF_LSB (1U << 12) /* 1b */ 1308*ebb44440SRoger Lu #define SC_ARMBPLL_OFF_LSB (1U << 13) /* 1b */ 1309*ebb44440SRoger Lu #define SC_ARMBPLL1_OFF_LSB (1U << 14) /* 1b */ 1310*ebb44440SRoger Lu #define SC_ARMBPLL2_OFF_LSB (1U << 15) /* 1b */ 1311*ebb44440SRoger Lu #define SC_ARMBPLL3_OFF_LSB (1U << 16) /* 1b */ 1312*ebb44440SRoger Lu #define SC_CCIPLL_CKOFF_LSB (1U << 17) /* 1b */ 1313*ebb44440SRoger Lu #define SC_ARMDDS_OFF_LSB (1U << 18) /* 1b */ 1314*ebb44440SRoger Lu #define SC_ARMBPLL_S_OFF_LSB (1U << 19) /* 1b */ 1315*ebb44440SRoger Lu #define SC_ARMBPLL1_S_OFF_LSB (1U << 20) /* 1b */ 1316*ebb44440SRoger Lu #define SC_ARMBPLL2_S_OFF_LSB (1U << 21) /* 1b */ 1317*ebb44440SRoger Lu #define SC_ARMBPLL3_S_OFF_LSB (1U << 22) /* 1b */ 1318*ebb44440SRoger Lu #define SC_CCIPLL_PWROFF_LSB (1U << 23) /* 1b */ 1319*ebb44440SRoger Lu #define SC_ARMPLLOUT_OFF_LSB (1U << 24) /* 1b */ 1320*ebb44440SRoger Lu #define SC_ARMBPLLOUT_OFF_LSB (1U << 25) /* 1b */ 1321*ebb44440SRoger Lu #define SC_ARMBPLLOUT1_OFF_LSB (1U << 26) /* 1b */ 1322*ebb44440SRoger Lu #define SC_ARMBPLLOUT2_OFF_LSB (1U << 27) /* 1b */ 1323*ebb44440SRoger Lu #define SC_ARMBPLLOUT3_OFF_LSB (1U << 28) /* 1b */ 1324*ebb44440SRoger Lu #define SC_CCIPLL_OUT_OFF_LSB (1U << 29) /* 1b */ 1325*ebb44440SRoger Lu /* MCUSYS_IDLE_STA (0x10006000+0x230) */ 1326*ebb44440SRoger Lu #define ARMBUS_IDLE_TO_26M_LSB (1U << 0) /* 1b */ 1327*ebb44440SRoger Lu #define MP0_CLUSTER_IDLE_TO_PWR_OFF_LSB (1U << 1) /* 1b */ 1328*ebb44440SRoger Lu #define MCUSYS_DDR_EN_0_LSB (1U << 2) /* 1b */ 1329*ebb44440SRoger Lu #define MCUSYS_DDR_EN_1_LSB (1U << 3) /* 1b */ 1330*ebb44440SRoger Lu #define MCUSYS_DDR_EN_2_LSB (1U << 4) /* 1b */ 1331*ebb44440SRoger Lu #define MCUSYS_DDR_EN_3_LSB (1U << 5) /* 1b */ 1332*ebb44440SRoger Lu #define MCUSYS_DDR_EN_4_LSB (1U << 6) /* 1b */ 1333*ebb44440SRoger Lu #define MCUSYS_DDR_EN_5_LSB (1U << 7) /* 1b */ 1334*ebb44440SRoger Lu #define MCUSYS_DDR_EN_6_LSB (1U << 8) /* 1b */ 1335*ebb44440SRoger Lu #define MCUSYS_DDR_EN_7_LSB (1U << 9) /* 1b */ 1336*ebb44440SRoger Lu #define MP0_CPU_IDLE_TO_PWR_OFF_LSB (1U << 16) /* 8b */ 1337*ebb44440SRoger Lu #define WFI_AF_SEL_LSB (1U << 24) /* 8b */ 1338*ebb44440SRoger Lu /* GIC_WAKEUP_STA (0x10006000+0x234) */ 1339*ebb44440SRoger Lu #define GIC_WAKEUP_STA_GIC_WAKEUP_LSB (1U << 10) /* 10b */ 1340*ebb44440SRoger Lu /* CPU_SPARE_CON (0x10006000+0x238) */ 1341*ebb44440SRoger Lu #define CPU_SPARE_CON_LSB (1U << 0) /* 32b */ 1342*ebb44440SRoger Lu /* CPU_SPARE_CON_SET (0x10006000+0x23C) */ 1343*ebb44440SRoger Lu #define CPU_SPARE_CON_SET_LSB (1U << 0) /* 32b */ 1344*ebb44440SRoger Lu /* CPU_SPARE_CON_CLR (0x10006000+0x240) */ 1345*ebb44440SRoger Lu #define CPU_SPARE_CON_CLR_LSB (1U << 0) /* 32b */ 1346*ebb44440SRoger Lu /* ARMPLL_CLK_SEL (0x10006000+0x244) */ 1347*ebb44440SRoger Lu #define ARMPLL_CLK_SEL_LSB (1U << 0) /* 15b */ 1348*ebb44440SRoger Lu /* EXT_INT_WAKEUP_REQ (0x10006000+0x248) */ 1349*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ_LSB (1U << 0) /* 10b */ 1350*ebb44440SRoger Lu /* EXT_INT_WAKEUP_REQ_SET (0x10006000+0x24C) */ 1351*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ_SET_LSB (1U << 0) /* 10b */ 1352*ebb44440SRoger Lu /* EXT_INT_WAKEUP_REQ_CLR (0x10006000+0x250) */ 1353*ebb44440SRoger Lu #define EXT_INT_WAKEUP_REQ_CLR_LSB (1U << 0) /* 10b */ 1354*ebb44440SRoger Lu /* MP0_CPU0_IRQ_MASK (0x10006000+0x260) */ 1355*ebb44440SRoger Lu #define MP0_CPU0_IRQ_MASK_LSB (1U << 0) /* 1b */ 1356*ebb44440SRoger Lu #define MP0_CPU0_AUX_LSB (1U << 8) /* 11b */ 1357*ebb44440SRoger Lu /* MP0_CPU1_IRQ_MASK (0x10006000+0x264) */ 1358*ebb44440SRoger Lu #define MP0_CPU1_IRQ_MASK_LSB (1U << 0) /* 1b */ 1359*ebb44440SRoger Lu #define MP0_CPU1_AUX_LSB (1U << 8) /* 11b */ 1360*ebb44440SRoger Lu /* MP0_CPU2_IRQ_MASK (0x10006000+0x268) */ 1361*ebb44440SRoger Lu #define MP0_CPU2_IRQ_MASK_LSB (1U << 0) /* 1b */ 1362*ebb44440SRoger Lu #define MP0_CPU2_AUX_LSB (1U << 8) /* 11b */ 1363*ebb44440SRoger Lu /* MP0_CPU3_IRQ_MASK (0x10006000+0x26C) */ 1364*ebb44440SRoger Lu #define MP0_CPU3_IRQ_MASK_LSB (1U << 0) /* 1b */ 1365*ebb44440SRoger Lu #define MP0_CPU3_AUX_LSB (1U << 8) /* 11b */ 1366*ebb44440SRoger Lu /* MP1_CPU0_IRQ_MASK (0x10006000+0x270) */ 1367*ebb44440SRoger Lu #define MP1_CPU0_IRQ_MASK_LSB (1U << 0) /* 1b */ 1368*ebb44440SRoger Lu #define MP1_CPU0_AUX_LSB (1U << 8) /* 11b */ 1369*ebb44440SRoger Lu /* MP1_CPU1_IRQ_MASK (0x10006000+0x274) */ 1370*ebb44440SRoger Lu #define MP1_CPU1_IRQ_MASK_LSB (1U << 0) /* 1b */ 1371*ebb44440SRoger Lu #define MP1_CPU1_AUX_LSB (1U << 8) /* 11b */ 1372*ebb44440SRoger Lu /* MP1_CPU2_IRQ_MASK (0x10006000+0x278) */ 1373*ebb44440SRoger Lu #define MP1_CPU2_IRQ_MASK_LSB (1U << 0) /* 1b */ 1374*ebb44440SRoger Lu #define MP1_CPU2_AUX_LSB (1U << 8) /* 11b */ 1375*ebb44440SRoger Lu /* MP1_CPU3_IRQ_MASK (0x10006000+0x27C) */ 1376*ebb44440SRoger Lu #define MP1_CPU3_IRQ_MASK_LSB (1U << 0) /* 1b */ 1377*ebb44440SRoger Lu #define MP1_CPU3_AUX_LSB (1U << 8) /* 11b */ 1378*ebb44440SRoger Lu /* MP0_CPU0_WFI_EN (0x10006000+0x280) */ 1379*ebb44440SRoger Lu #define MP0_CPU0_WFI_EN_LSB (1U << 0) /* 1b */ 1380*ebb44440SRoger Lu /* MP0_CPU1_WFI_EN (0x10006000+0x284) */ 1381*ebb44440SRoger Lu #define MP0_CPU1_WFI_EN_LSB (1U << 0) /* 1b */ 1382*ebb44440SRoger Lu /* MP0_CPU2_WFI_EN (0x10006000+0x288) */ 1383*ebb44440SRoger Lu #define MP0_CPU2_WFI_EN_LSB (1U << 0) /* 1b */ 1384*ebb44440SRoger Lu /* MP0_CPU3_WFI_EN (0x10006000+0x28C) */ 1385*ebb44440SRoger Lu #define MP0_CPU3_WFI_EN_LSB (1U << 0) /* 1b */ 1386*ebb44440SRoger Lu /* MP0_CPU4_WFI_EN (0x10006000+0x290) */ 1387*ebb44440SRoger Lu #define MP0_CPU4_WFI_EN_LSB (1U << 0) /* 1b */ 1388*ebb44440SRoger Lu /* MP0_CPU5_WFI_EN (0x10006000+0x294) */ 1389*ebb44440SRoger Lu #define MP0_CPU5_WFI_EN_LSB (1U << 0) /* 1b */ 1390*ebb44440SRoger Lu /* MP0_CPU6_WFI_EN (0x10006000+0x298) */ 1391*ebb44440SRoger Lu #define MP0_CPU6_WFI_EN_LSB (1U << 0) /* 1b */ 1392*ebb44440SRoger Lu /* MP0_CPU7_WFI_EN (0x10006000+0x29C) */ 1393*ebb44440SRoger Lu #define MP0_CPU7_WFI_EN_LSB (1U << 0) /* 1b */ 1394*ebb44440SRoger Lu /* ROOT_CPUTOP_ADDR (0x10006000+0x2A0) */ 1395*ebb44440SRoger Lu #define ROOT_CPUTOP_ADDR_LSB (1U << 0) /* 32b */ 1396*ebb44440SRoger Lu /* ROOT_CORE_ADDR (0x10006000+0x2A4) */ 1397*ebb44440SRoger Lu #define ROOT_CORE_ADDR_LSB (1U << 0) /* 32b */ 1398*ebb44440SRoger Lu /* SPM2SW_MAILBOX_0 (0x10006000+0x2D0) */ 1399*ebb44440SRoger Lu #define SPM2SW_MAILBOX_0_LSB (1U << 0) /* 32b */ 1400*ebb44440SRoger Lu /* SPM2SW_MAILBOX_1 (0x10006000+0x2D4) */ 1401*ebb44440SRoger Lu #define SPM2SW_MAILBOX_1_LSB (1U << 0) /* 32b */ 1402*ebb44440SRoger Lu /* SPM2SW_MAILBOX_2 (0x10006000+0x2D8) */ 1403*ebb44440SRoger Lu #define SPM2SW_MAILBOX_2_LSB (1U << 0) /* 32b */ 1404*ebb44440SRoger Lu /* SPM2SW_MAILBOX_3 (0x10006000+0x2DC) */ 1405*ebb44440SRoger Lu #define SPM2SW_MAILBOX_3_LSB (1U << 0) /* 32b */ 1406*ebb44440SRoger Lu /* SW2SPM_INT (0x10006000+0x2E0) */ 1407*ebb44440SRoger Lu #define SW2SPM_INT_SW2SPM_INT_LSB (1U << 0) /* 4b */ 1408*ebb44440SRoger Lu /* SW2SPM_INT_SET (0x10006000+0x2E4) */ 1409*ebb44440SRoger Lu #define SW2SPM_INT_SET_LSB (1U << 0) /* 4b */ 1410*ebb44440SRoger Lu /* SW2SPM_INT_CLR (0x10006000+0x2E8) */ 1411*ebb44440SRoger Lu #define SW2SPM_INT_CLR_LSB (1U << 0) /* 4b */ 1412*ebb44440SRoger Lu /* SW2SPM_MAILBOX_0 (0x10006000+0x2EC) */ 1413*ebb44440SRoger Lu #define SW2SPM_MAILBOX_0_LSB (1U << 0) /* 32b */ 1414*ebb44440SRoger Lu /* SW2SPM_MAILBOX_1 (0x10006000+0x2F0) */ 1415*ebb44440SRoger Lu #define SW2SPM_MAILBOX_1_LSB (1U << 0) /* 32b */ 1416*ebb44440SRoger Lu /* SW2SPM_MAILBOX_2 (0x10006000+0x2F4) */ 1417*ebb44440SRoger Lu #define SW2SPM_MAILBOX_2_LSB (1U << 0) /* 32b */ 1418*ebb44440SRoger Lu /* SW2SPM_MAILBOX_3 (0x10006000+0x2F8) */ 1419*ebb44440SRoger Lu #define SW2SPM_MAILBOX_3_LSB (1U << 0) /* 32b */ 1420*ebb44440SRoger Lu /* SW2SPM_CFG (0x10006000+0x2FC) */ 1421*ebb44440SRoger Lu #define SWU2SPM_INT_MASK_B_LSB (1U << 0) /* 4b */ 1422*ebb44440SRoger Lu /* MD1_PWR_CON (0x10006000+0x300) */ 1423*ebb44440SRoger Lu #define MD1_PWR_RST_B_LSB (1U << 0) /* 1b */ 1424*ebb44440SRoger Lu #define MD1_PWR_ISO_LSB (1U << 1) /* 1b */ 1425*ebb44440SRoger Lu #define MD1_PWR_ON_LSB (1U << 2) /* 1b */ 1426*ebb44440SRoger Lu #define MD1_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1427*ebb44440SRoger Lu #define MD1_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1428*ebb44440SRoger Lu #define MD1_SRAM_PDN_LSB (1U << 8) /* 1b */ 1429*ebb44440SRoger Lu #define SC_MD1_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1430*ebb44440SRoger Lu /* CONN_PWR_CON (0x10006000+0x304) */ 1431*ebb44440SRoger Lu #define CONN_PWR_RST_B_LSB (1U << 0) /* 1b */ 1432*ebb44440SRoger Lu #define CONN_PWR_ISO_LSB (1U << 1) /* 1b */ 1433*ebb44440SRoger Lu #define CONN_PWR_ON_LSB (1U << 2) /* 1b */ 1434*ebb44440SRoger Lu #define CONN_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1435*ebb44440SRoger Lu #define CONN_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1436*ebb44440SRoger Lu /* MFG0_PWR_CON (0x10006000+0x308) */ 1437*ebb44440SRoger Lu #define MFG0_PWR_RST_B_LSB (1U << 0) /* 1b */ 1438*ebb44440SRoger Lu #define MFG0_PWR_ISO_LSB (1U << 1) /* 1b */ 1439*ebb44440SRoger Lu #define MFG0_PWR_ON_LSB (1U << 2) /* 1b */ 1440*ebb44440SRoger Lu #define MFG0_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1441*ebb44440SRoger Lu #define MFG0_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1442*ebb44440SRoger Lu #define MFG0_SRAM_PDN_LSB (1U << 8) /* 1b */ 1443*ebb44440SRoger Lu #define SC_MFG0_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1444*ebb44440SRoger Lu /* MFG1_PWR_CON (0x10006000+0x30C) */ 1445*ebb44440SRoger Lu #define MFG1_PWR_RST_B_LSB (1U << 0) /* 1b */ 1446*ebb44440SRoger Lu #define MFG1_PWR_ISO_LSB (1U << 1) /* 1b */ 1447*ebb44440SRoger Lu #define MFG1_PWR_ON_LSB (1U << 2) /* 1b */ 1448*ebb44440SRoger Lu #define MFG1_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1449*ebb44440SRoger Lu #define MFG1_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1450*ebb44440SRoger Lu #define MFG1_SRAM_PDN_LSB (1U << 8) /* 1b */ 1451*ebb44440SRoger Lu #define SC_MFG1_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1452*ebb44440SRoger Lu /* MFG2_PWR_CON (0x10006000+0x310) */ 1453*ebb44440SRoger Lu #define MFG2_PWR_RST_B_LSB (1U << 0) /* 1b */ 1454*ebb44440SRoger Lu #define MFG2_PWR_ISO_LSB (1U << 1) /* 1b */ 1455*ebb44440SRoger Lu #define MFG2_PWR_ON_LSB (1U << 2) /* 1b */ 1456*ebb44440SRoger Lu #define MFG2_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1457*ebb44440SRoger Lu #define MFG2_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1458*ebb44440SRoger Lu #define MFG2_SRAM_PDN_LSB (1U << 8) /* 1b */ 1459*ebb44440SRoger Lu #define SC_MFG2_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1460*ebb44440SRoger Lu /* MFG3_PWR_CON (0x10006000+0x314) */ 1461*ebb44440SRoger Lu #define MFG3_PWR_RST_B_LSB (1U << 0) /* 1b */ 1462*ebb44440SRoger Lu #define MFG3_PWR_ISO_LSB (1U << 1) /* 1b */ 1463*ebb44440SRoger Lu #define MFG3_PWR_ON_LSB (1U << 2) /* 1b */ 1464*ebb44440SRoger Lu #define MFG3_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1465*ebb44440SRoger Lu #define MFG3_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1466*ebb44440SRoger Lu #define MFG3_SRAM_PDN_LSB (1U << 8) /* 1b */ 1467*ebb44440SRoger Lu #define SC_MFG3_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1468*ebb44440SRoger Lu /* MFG4_PWR_CON (0x10006000+0x318) */ 1469*ebb44440SRoger Lu #define MFG4_PWR_RST_B_LSB (1U << 0) /* 1b */ 1470*ebb44440SRoger Lu #define MFG4_PWR_ISO_LSB (1U << 1) /* 1b */ 1471*ebb44440SRoger Lu #define MFG4_PWR_ON_LSB (1U << 2) /* 1b */ 1472*ebb44440SRoger Lu #define MFG4_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1473*ebb44440SRoger Lu #define MFG4_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1474*ebb44440SRoger Lu #define MFG4_SRAM_PDN_LSB (1U << 8) /* 1b */ 1475*ebb44440SRoger Lu #define SC_MFG4_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1476*ebb44440SRoger Lu /* MFG5_PWR_CON (0x10006000+0x31C) */ 1477*ebb44440SRoger Lu #define MFG5_PWR_RST_B_LSB (1U << 0) /* 1b */ 1478*ebb44440SRoger Lu #define MFG5_PWR_ISO_LSB (1U << 1) /* 1b */ 1479*ebb44440SRoger Lu #define MFG5_PWR_ON_LSB (1U << 2) /* 1b */ 1480*ebb44440SRoger Lu #define MFG5_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1481*ebb44440SRoger Lu #define MFG5_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1482*ebb44440SRoger Lu #define MFG5_SRAM_PDN_LSB (1U << 8) /* 1b */ 1483*ebb44440SRoger Lu #define SC_MFG5_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1484*ebb44440SRoger Lu /* MFG6_PWR_CON (0x10006000+0x320) */ 1485*ebb44440SRoger Lu #define MFG6_PWR_RST_B_LSB (1U << 0) /* 1b */ 1486*ebb44440SRoger Lu #define MFG6_PWR_ISO_LSB (1U << 1) /* 1b */ 1487*ebb44440SRoger Lu #define MFG6_PWR_ON_LSB (1U << 2) /* 1b */ 1488*ebb44440SRoger Lu #define MFG6_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1489*ebb44440SRoger Lu #define MFG6_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1490*ebb44440SRoger Lu #define MFG6_SRAM_PDN_LSB (1U << 8) /* 1b */ 1491*ebb44440SRoger Lu #define SC_MFG6_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1492*ebb44440SRoger Lu /* IFR_PWR_CON (0x10006000+0x324) */ 1493*ebb44440SRoger Lu #define IFR_PWR_RST_B_LSB (1U << 0) /* 1b */ 1494*ebb44440SRoger Lu #define IFR_PWR_ISO_LSB (1U << 1) /* 1b */ 1495*ebb44440SRoger Lu #define IFR_PWR_ON_LSB (1U << 2) /* 1b */ 1496*ebb44440SRoger Lu #define IFR_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1497*ebb44440SRoger Lu #define IFR_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1498*ebb44440SRoger Lu #define IFR_SRAM_PDN_LSB (1U << 8) /* 1b */ 1499*ebb44440SRoger Lu #define SC_IFR_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1500*ebb44440SRoger Lu /* IFR_SUB_PWR_CON (0x10006000+0x328) */ 1501*ebb44440SRoger Lu #define IFR_SUB_PWR_RST_B_LSB (1U << 0) /* 1b */ 1502*ebb44440SRoger Lu #define IFR_SUB_PWR_ISO_LSB (1U << 1) /* 1b */ 1503*ebb44440SRoger Lu #define IFR_SUB_PWR_ON_LSB (1U << 2) /* 1b */ 1504*ebb44440SRoger Lu #define IFR_SUB_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1505*ebb44440SRoger Lu #define IFR_SUB_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1506*ebb44440SRoger Lu #define IFR_SUB_SRAM_PDN_LSB (1U << 8) /* 1b */ 1507*ebb44440SRoger Lu #define SC_IFR_SUB_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1508*ebb44440SRoger Lu /* DPY_PWR_CON (0x10006000+0x32C) */ 1509*ebb44440SRoger Lu #define DPY_PWR_RST_B_LSB (1U << 0) /* 1b */ 1510*ebb44440SRoger Lu #define DPY_PWR_ISO_LSB (1U << 1) /* 1b */ 1511*ebb44440SRoger Lu #define DPY_PWR_ON_LSB (1U << 2) /* 1b */ 1512*ebb44440SRoger Lu #define DPY_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1513*ebb44440SRoger Lu #define DPY_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1514*ebb44440SRoger Lu #define DPY_SRAM_PDN_LSB (1U << 8) /* 1b */ 1515*ebb44440SRoger Lu #define SC_DPY_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1516*ebb44440SRoger Lu /* ISP_PWR_CON (0x10006000+0x330) */ 1517*ebb44440SRoger Lu #define ISP_PWR_RST_B_LSB (1U << 0) /* 1b */ 1518*ebb44440SRoger Lu #define ISP_PWR_ISO_LSB (1U << 1) /* 1b */ 1519*ebb44440SRoger Lu #define ISP_PWR_ON_LSB (1U << 2) /* 1b */ 1520*ebb44440SRoger Lu #define ISP_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1521*ebb44440SRoger Lu #define ISP_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1522*ebb44440SRoger Lu #define ISP_SRAM_PDN_LSB (1U << 8) /* 1b */ 1523*ebb44440SRoger Lu #define SC_ISP_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1524*ebb44440SRoger Lu /* ISP2_PWR_CON (0x10006000+0x334) */ 1525*ebb44440SRoger Lu #define ISP2_PWR_RST_B_LSB (1U << 0) /* 1b */ 1526*ebb44440SRoger Lu #define ISP2_PWR_ISO_LSB (1U << 1) /* 1b */ 1527*ebb44440SRoger Lu #define ISP2_PWR_ON_LSB (1U << 2) /* 1b */ 1528*ebb44440SRoger Lu #define ISP2_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1529*ebb44440SRoger Lu #define ISP2_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1530*ebb44440SRoger Lu #define ISP2_SRAM_PDN_LSB (1U << 8) /* 1b */ 1531*ebb44440SRoger Lu #define SC_ISP2_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1532*ebb44440SRoger Lu /* IPE_PWR_CON (0x10006000+0x338) */ 1533*ebb44440SRoger Lu #define IPE_PWR_RST_B_LSB (1U << 0) /* 1b */ 1534*ebb44440SRoger Lu #define IPE_PWR_ISO_LSB (1U << 1) /* 1b */ 1535*ebb44440SRoger Lu #define IPE_PWR_ON_LSB (1U << 2) /* 1b */ 1536*ebb44440SRoger Lu #define IPE_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1537*ebb44440SRoger Lu #define IPE_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1538*ebb44440SRoger Lu #define IPE_SRAM_PDN_LSB (1U << 8) /* 1b */ 1539*ebb44440SRoger Lu #define SC_IPE_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1540*ebb44440SRoger Lu /* VDE_PWR_CON (0x10006000+0x33C) */ 1541*ebb44440SRoger Lu #define VDE_PWR_RST_B_LSB (1U << 0) /* 1b */ 1542*ebb44440SRoger Lu #define VDE_PWR_ISO_LSB (1U << 1) /* 1b */ 1543*ebb44440SRoger Lu #define VDE_PWR_ON_LSB (1U << 2) /* 1b */ 1544*ebb44440SRoger Lu #define VDE_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1545*ebb44440SRoger Lu #define VDE_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1546*ebb44440SRoger Lu #define VDE_SRAM_PDN_LSB (1U << 8) /* 1b */ 1547*ebb44440SRoger Lu #define SC_VDE_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1548*ebb44440SRoger Lu /* VDE2_PWR_CON (0x10006000+0x340) */ 1549*ebb44440SRoger Lu #define VDE2_PWR_RST_B_LSB (1U << 0) /* 1b */ 1550*ebb44440SRoger Lu #define VDE2_PWR_ISO_LSB (1U << 1) /* 1b */ 1551*ebb44440SRoger Lu #define VDE2_PWR_ON_LSB (1U << 2) /* 1b */ 1552*ebb44440SRoger Lu #define VDE2_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1553*ebb44440SRoger Lu #define VDE2_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1554*ebb44440SRoger Lu #define VDE2_SRAM_PDN_LSB (1U << 8) /* 1b */ 1555*ebb44440SRoger Lu #define SC_VDE2_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1556*ebb44440SRoger Lu /* VEN_PWR_CON (0x10006000+0x344) */ 1557*ebb44440SRoger Lu #define VEN_PWR_RST_B_LSB (1U << 0) /* 1b */ 1558*ebb44440SRoger Lu #define VEN_PWR_ISO_LSB (1U << 1) /* 1b */ 1559*ebb44440SRoger Lu #define VEN_PWR_ON_LSB (1U << 2) /* 1b */ 1560*ebb44440SRoger Lu #define VEN_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1561*ebb44440SRoger Lu #define VEN_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1562*ebb44440SRoger Lu #define VEN_SRAM_PDN_LSB (1U << 8) /* 1b */ 1563*ebb44440SRoger Lu #define SC_VEN_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1564*ebb44440SRoger Lu /* VEN_CORE1_PWR_CON (0x10006000+0x348) */ 1565*ebb44440SRoger Lu #define VEN_CORE1_PWR_RST_B_LSB (1U << 0) /* 1b */ 1566*ebb44440SRoger Lu #define VEN_CORE1_PWR_ISO_LSB (1U << 1) /* 1b */ 1567*ebb44440SRoger Lu #define VEN_CORE1_PWR_ON_LSB (1U << 2) /* 1b */ 1568*ebb44440SRoger Lu #define VEN_CORE1_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1569*ebb44440SRoger Lu #define VEN_CORE1_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1570*ebb44440SRoger Lu #define VEN_CORE1_SRAM_PDN_LSB (1U << 8) /* 1b */ 1571*ebb44440SRoger Lu #define SC_VEN_CORE1_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1572*ebb44440SRoger Lu /* MDP_PWR_CON (0x10006000+0x34C) */ 1573*ebb44440SRoger Lu #define MDP_PWR_RST_B_LSB (1U << 0) /* 1b */ 1574*ebb44440SRoger Lu #define MDP_PWR_ISO_LSB (1U << 1) /* 1b */ 1575*ebb44440SRoger Lu #define MDP_PWR_ON_LSB (1U << 2) /* 1b */ 1576*ebb44440SRoger Lu #define MDP_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1577*ebb44440SRoger Lu #define MDP_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1578*ebb44440SRoger Lu #define MDP_SRAM_PDN_LSB (1U << 8) /* 1b */ 1579*ebb44440SRoger Lu #define SC_MDP_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1580*ebb44440SRoger Lu /* DIS_PWR_CON (0x10006000+0x350) */ 1581*ebb44440SRoger Lu #define DIS_PWR_RST_B_LSB (1U << 0) /* 1b */ 1582*ebb44440SRoger Lu #define DIS_PWR_ISO_LSB (1U << 1) /* 1b */ 1583*ebb44440SRoger Lu #define DIS_PWR_ON_LSB (1U << 2) /* 1b */ 1584*ebb44440SRoger Lu #define DIS_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1585*ebb44440SRoger Lu #define DIS_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1586*ebb44440SRoger Lu #define DIS_SRAM_PDN_LSB (1U << 8) /* 1b */ 1587*ebb44440SRoger Lu #define SC_DIS_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1588*ebb44440SRoger Lu /* AUDIO_PWR_CON (0x10006000+0x354) */ 1589*ebb44440SRoger Lu #define AUDIO_PWR_RST_B_LSB (1U << 0) /* 1b */ 1590*ebb44440SRoger Lu #define AUDIO_PWR_ISO_LSB (1U << 1) /* 1b */ 1591*ebb44440SRoger Lu #define AUDIO_PWR_ON_LSB (1U << 2) /* 1b */ 1592*ebb44440SRoger Lu #define AUDIO_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1593*ebb44440SRoger Lu #define AUDIO_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1594*ebb44440SRoger Lu #define AUDIO_SRAM_PDN_LSB (1U << 8) /* 1b */ 1595*ebb44440SRoger Lu #define SC_AUDIO_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1596*ebb44440SRoger Lu /* ADSP_PWR_CON (0x10006000+0x358) */ 1597*ebb44440SRoger Lu #define ADSP_PWR_RST_B_LSB (1U << 0) /* 1b */ 1598*ebb44440SRoger Lu #define ADSP_PWR_ISO_LSB (1U << 1) /* 1b */ 1599*ebb44440SRoger Lu #define ADSP_PWR_ON_LSB (1U << 2) /* 1b */ 1600*ebb44440SRoger Lu #define ADSP_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1601*ebb44440SRoger Lu #define ADSP_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1602*ebb44440SRoger Lu #define ADSP_SRAM_CKISO_LSB (1U << 5) /* 1b */ 1603*ebb44440SRoger Lu #define ADSP_SRAM_ISOINT_B_LSB (1U << 6) /* 1b */ 1604*ebb44440SRoger Lu #define ADSP_SRAM_PDN_LSB (1U << 8) /* 1b */ 1605*ebb44440SRoger Lu #define ADSP_SRAM_SLEEP_B_LSB (1U << 9) /* 1b */ 1606*ebb44440SRoger Lu #define SC_ADSP_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1607*ebb44440SRoger Lu #define SC_ADSP_SRAM_SLEEP_B_ACK_LSB (1U << 13) /* 1b */ 1608*ebb44440SRoger Lu /* CAM_PWR_CON (0x10006000+0x35C) */ 1609*ebb44440SRoger Lu #define CAM_PWR_RST_B_LSB (1U << 0) /* 1b */ 1610*ebb44440SRoger Lu #define CAM_PWR_ISO_LSB (1U << 1) /* 1b */ 1611*ebb44440SRoger Lu #define CAM_PWR_ON_LSB (1U << 2) /* 1b */ 1612*ebb44440SRoger Lu #define CAM_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1613*ebb44440SRoger Lu #define CAM_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1614*ebb44440SRoger Lu #define CAM_SRAM_PDN_LSB (1U << 8) /* 1b */ 1615*ebb44440SRoger Lu #define SC_CAM_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1616*ebb44440SRoger Lu /* CAM_RAWA_PWR_CON (0x10006000+0x360) */ 1617*ebb44440SRoger Lu #define CAM_RAWA_PWR_RST_B_LSB (1U << 0) /* 1b */ 1618*ebb44440SRoger Lu #define CAM_RAWA_PWR_ISO_LSB (1U << 1) /* 1b */ 1619*ebb44440SRoger Lu #define CAM_RAWA_PWR_ON_LSB (1U << 2) /* 1b */ 1620*ebb44440SRoger Lu #define CAM_RAWA_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1621*ebb44440SRoger Lu #define CAM_RAWA_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1622*ebb44440SRoger Lu #define CAM_RAWA_SRAM_PDN_LSB (1U << 8) /* 1b */ 1623*ebb44440SRoger Lu #define SC_CAM_RAWA_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1624*ebb44440SRoger Lu /* CAM_RAWB_PWR_CON (0x10006000+0x364) */ 1625*ebb44440SRoger Lu #define CAM_RAWB_PWR_RST_B_LSB (1U << 0) /* 1b */ 1626*ebb44440SRoger Lu #define CAM_RAWB_PWR_ISO_LSB (1U << 1) /* 1b */ 1627*ebb44440SRoger Lu #define CAM_RAWB_PWR_ON_LSB (1U << 2) /* 1b */ 1628*ebb44440SRoger Lu #define CAM_RAWB_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1629*ebb44440SRoger Lu #define CAM_RAWB_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1630*ebb44440SRoger Lu #define CAM_RAWB_SRAM_PDN_LSB (1U << 8) /* 1b */ 1631*ebb44440SRoger Lu #define SC_CAM_RAWB_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1632*ebb44440SRoger Lu /* CAM_RAWC_PWR_CON (0x10006000+0x368) */ 1633*ebb44440SRoger Lu #define CAM_RAWC_PWR_RST_B_LSB (1U << 0) /* 1b */ 1634*ebb44440SRoger Lu #define CAM_RAWC_PWR_ISO_LSB (1U << 1) /* 1b */ 1635*ebb44440SRoger Lu #define CAM_RAWC_PWR_ON_LSB (1U << 2) /* 1b */ 1636*ebb44440SRoger Lu #define CAM_RAWC_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1637*ebb44440SRoger Lu #define CAM_RAWC_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1638*ebb44440SRoger Lu #define CAM_RAWC_SRAM_PDN_LSB (1U << 8) /* 1b */ 1639*ebb44440SRoger Lu #define SC_CAM_RAWC_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1640*ebb44440SRoger Lu /* SYSRAM_CON (0x10006000+0x36C) */ 1641*ebb44440SRoger Lu #define SYSRAM_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1642*ebb44440SRoger Lu #define SYSRAM_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1643*ebb44440SRoger Lu #define SYSRAM_SRAM_SLEEP_B_LSB (1U << 4) /* 4b */ 1644*ebb44440SRoger Lu #define SYSRAM_SRAM_PDN_LSB (1U << 16) /* 4b */ 1645*ebb44440SRoger Lu /* SYSROM_CON (0x10006000+0x370) */ 1646*ebb44440SRoger Lu #define SYSROM_SRAM_PDN_LSB (1U << 0) /* 6b */ 1647*ebb44440SRoger Lu /* SSPM_SRAM_CON (0x10006000+0x374) */ 1648*ebb44440SRoger Lu #define SSPM_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1649*ebb44440SRoger Lu #define SSPM_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1650*ebb44440SRoger Lu #define SSPM_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1651*ebb44440SRoger Lu #define SSPM_SRAM_PDN_LSB (1U << 16) /* 1b */ 1652*ebb44440SRoger Lu /* SCP_SRAM_CON (0x10006000+0x378) */ 1653*ebb44440SRoger Lu #define SCP_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1654*ebb44440SRoger Lu #define SCP_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1655*ebb44440SRoger Lu #define SCP_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1656*ebb44440SRoger Lu #define SCP_SRAM_PDN_LSB (1U << 16) /* 1b */ 1657*ebb44440SRoger Lu /* DPY_SHU_SRAM_CON (0x10006000+0x37C) */ 1658*ebb44440SRoger Lu #define DPY_SHU_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1659*ebb44440SRoger Lu #define DPY_SHU_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1660*ebb44440SRoger Lu #define DPY_SHU_SRAM_SLEEP_B_LSB (1U << 4) /* 2b */ 1661*ebb44440SRoger Lu #define DPY_SHU_SRAM_PDN_LSB (1U << 16) /* 2b */ 1662*ebb44440SRoger Lu /* UFS_SRAM_CON (0x10006000+0x380) */ 1663*ebb44440SRoger Lu #define UFS_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1664*ebb44440SRoger Lu #define UFS_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1665*ebb44440SRoger Lu #define UFS_SRAM_SLEEP_B_LSB (1U << 4) /* 5b */ 1666*ebb44440SRoger Lu #define UFS_SRAM_PDN_LSB (1U << 16) /* 5b */ 1667*ebb44440SRoger Lu /* DEVAPC_IFR_SRAM_CON (0x10006000+0x384) */ 1668*ebb44440SRoger Lu #define DEVAPC_IFR_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1669*ebb44440SRoger Lu #define DEVAPC_IFR_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1670*ebb44440SRoger Lu #define DEVAPC_IFR_SRAM_SLEEP_B_LSB (1U << 4) /* 6b */ 1671*ebb44440SRoger Lu #define DEVAPC_IFR_SRAM_PDN_LSB (1U << 16) /* 6b */ 1672*ebb44440SRoger Lu /* DEVAPC_SUBIFR_SRAM_CON (0x10006000+0x388) */ 1673*ebb44440SRoger Lu #define DEVAPC_SUBIFR_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1674*ebb44440SRoger Lu #define DEVAPC_SUBIFR_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1675*ebb44440SRoger Lu #define DEVAPC_SUBIFR_SRAM_SLEEP_B_LSB (1U << 4) /* 6b */ 1676*ebb44440SRoger Lu #define DEVAPC_SUBIFR_SRAM_PDN_LSB (1U << 16) /* 6b */ 1677*ebb44440SRoger Lu /* DEVAPC_ACP_SRAM_CON (0x10006000+0x38C) */ 1678*ebb44440SRoger Lu #define DEVAPC_ACP_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1679*ebb44440SRoger Lu #define DEVAPC_ACP_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1680*ebb44440SRoger Lu #define DEVAPC_ACP_SRAM_SLEEP_B_LSB (1U << 4) /* 6b */ 1681*ebb44440SRoger Lu #define DEVAPC_ACP_SRAM_PDN_LSB (1U << 16) /* 6b */ 1682*ebb44440SRoger Lu /* USB_SRAM_CON (0x10006000+0x390) */ 1683*ebb44440SRoger Lu #define USB_SRAM_PDN_LSB (1U << 0) /* 7b */ 1684*ebb44440SRoger Lu /* DUMMY_SRAM_CON (0x10006000+0x394) */ 1685*ebb44440SRoger Lu #define DUMMY_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1686*ebb44440SRoger Lu #define DUMMY_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1687*ebb44440SRoger Lu #define DUMMY_SRAM_SLEEP_B_LSB (1U << 4) /* 8b */ 1688*ebb44440SRoger Lu #define DUMMY_SRAM_PDN_LSB (1U << 16) /* 8b */ 1689*ebb44440SRoger Lu /* MD_EXT_BUCK_ISO_CON (0x10006000+0x398) */ 1690*ebb44440SRoger Lu #define VMODEM_EXT_BUCK_ISO_LSB (1U << 0) /* 1b */ 1691*ebb44440SRoger Lu #define VMD_EXT_BUCK_ISO_LSB (1U << 1) /* 1b */ 1692*ebb44440SRoger Lu /* EXT_BUCK_ISO (0x10006000+0x39C) */ 1693*ebb44440SRoger Lu #define VIMVO_EXT_BUCK_ISO_LSB (1U << 0) /* 1b */ 1694*ebb44440SRoger Lu #define GPU_EXT_BUCK_ISO_LSB (1U << 1) /* 1b */ 1695*ebb44440SRoger Lu #define ADSP_EXT_BUCK_ISO_LSB (1U << 2) /* 1b */ 1696*ebb44440SRoger Lu #define IPU_EXT_BUCK_ISO_LSB (1U << 5) /* 3b */ 1697*ebb44440SRoger Lu /* DXCC_SRAM_CON (0x10006000+0x3A0) */ 1698*ebb44440SRoger Lu #define DXCC_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1699*ebb44440SRoger Lu #define DXCC_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1700*ebb44440SRoger Lu #define DXCC_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1701*ebb44440SRoger Lu #define DXCC_SRAM_PDN_LSB (1U << 16) /* 1b */ 1702*ebb44440SRoger Lu /* MSDC_SRAM_CON (0x10006000+0x3A4) */ 1703*ebb44440SRoger Lu #define MSDC_PWR_RST_B_LSB (1U << 0) /* 1b */ 1704*ebb44440SRoger Lu #define MSDC_PWR_ISO_LSB (1U << 1) /* 1b */ 1705*ebb44440SRoger Lu #define MSDC_PWR_ON_LSB (1U << 2) /* 1b */ 1706*ebb44440SRoger Lu #define MSDC_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1707*ebb44440SRoger Lu #define MSDC_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1708*ebb44440SRoger Lu #define MSDC_SRAM_CKISO_LSB (1U << 5) /* 1b */ 1709*ebb44440SRoger Lu #define MSDC_SRAM_ISOINT_B_LSB (1U << 6) /* 1b */ 1710*ebb44440SRoger Lu #define MSDC_SRAM_PDN_LSB (1U << 8) /* 1b */ 1711*ebb44440SRoger Lu #define MSDC_SRAM_SLEEP_B_LSB (1U << 9) /* 1b */ 1712*ebb44440SRoger Lu #define SC_MSDC_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1713*ebb44440SRoger Lu #define SC_MSDC_SRAM_SLEEP_B_ACK_LSB (1U << 13) /* 1b */ 1714*ebb44440SRoger Lu /* DEBUGTOP_SRAM_CON (0x10006000+0x3A8) */ 1715*ebb44440SRoger Lu #define DEBUGTOP_SRAM_PDN_LSB (1U << 0) /* 1b */ 1716*ebb44440SRoger Lu /* DP_TX_PWR_CON (0x10006000+0x3AC) */ 1717*ebb44440SRoger Lu #define DP_TX_PWR_RST_B_LSB (1U << 0) /* 1b */ 1718*ebb44440SRoger Lu #define DP_TX_PWR_ISO_LSB (1U << 1) /* 1b */ 1719*ebb44440SRoger Lu #define DP_TX_PWR_ON_LSB (1U << 2) /* 1b */ 1720*ebb44440SRoger Lu #define DP_TX_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1721*ebb44440SRoger Lu #define DP_TX_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1722*ebb44440SRoger Lu #define DP_TX_SRAM_PDN_LSB (1U << 8) /* 1b */ 1723*ebb44440SRoger Lu #define SC_DP_TX_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1724*ebb44440SRoger Lu /* DPMAIF_SRAM_CON (0x10006000+0x3B0) */ 1725*ebb44440SRoger Lu #define DPMAIF_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1726*ebb44440SRoger Lu #define DPMAIF_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1727*ebb44440SRoger Lu #define DPMAIF_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1728*ebb44440SRoger Lu #define DPMAIF_SRAM_PDN_LSB (1U << 16) /* 1b */ 1729*ebb44440SRoger Lu /* DPY_SHU2_SRAM_CON (0x10006000+0x3B4) */ 1730*ebb44440SRoger Lu #define DPY_SHU2_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1731*ebb44440SRoger Lu #define DPY_SHU2_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1732*ebb44440SRoger Lu #define DPY_SHU2_SRAM_SLEEP_B_LSB (1U << 4) /* 2b */ 1733*ebb44440SRoger Lu #define DPY_SHU2_SRAM_PDN_LSB (1U << 16) /* 2b */ 1734*ebb44440SRoger Lu /* DRAMC_MCU2_SRAM_CON (0x10006000+0x3B8) */ 1735*ebb44440SRoger Lu #define DRAMC_MCU2_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1736*ebb44440SRoger Lu #define DRAMC_MCU2_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1737*ebb44440SRoger Lu #define DRAMC_MCU2_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1738*ebb44440SRoger Lu #define DRAMC_MCU2_SRAM_PDN_LSB (1U << 16) /* 1b */ 1739*ebb44440SRoger Lu /* DRAMC_MCU_SRAM_CON (0x10006000+0x3BC) */ 1740*ebb44440SRoger Lu #define DRAMC_MCU_SRAM_CKISO_LSB (1U << 0) /* 1b */ 1741*ebb44440SRoger Lu #define DRAMC_MCU_SRAM_ISOINT_B_LSB (1U << 1) /* 1b */ 1742*ebb44440SRoger Lu #define DRAMC_MCU_SRAM_SLEEP_B_LSB (1U << 4) /* 1b */ 1743*ebb44440SRoger Lu #define DRAMC_MCU_SRAM_PDN_LSB (1U << 16) /* 1b */ 1744*ebb44440SRoger Lu /* MCUPM_SRAM_CON (0x10006000+0x3C0) */ 1745*ebb44440SRoger Lu #define MCUPM_PWR_RST_B_LSB (1U << 0) /* 1b */ 1746*ebb44440SRoger Lu #define MCUPM_PWR_ISO_LSB (1U << 1) /* 1b */ 1747*ebb44440SRoger Lu #define MCUPM_PWR_ON_LSB (1U << 2) /* 1b */ 1748*ebb44440SRoger Lu #define MCUPM_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1749*ebb44440SRoger Lu #define MCUPM_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1750*ebb44440SRoger Lu #define MCUPM_SRAM_CKISO_LSB (1U << 5) /* 1b */ 1751*ebb44440SRoger Lu #define MCUPM_SRAM_ISOINT_B_LSB (1U << 6) /* 1b */ 1752*ebb44440SRoger Lu #define MCUPM_SRAM_PDN_LSB (1U << 8) /* 1b */ 1753*ebb44440SRoger Lu #define MCUPM_SRAM_SLEEP_B_LSB (1U << 9) /* 1b */ 1754*ebb44440SRoger Lu #define SC_MCUPM_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1755*ebb44440SRoger Lu #define SC_MCUPM_SRAM_SLEEP_B_ACK_LSB (1U << 13) /* 1b */ 1756*ebb44440SRoger Lu /* DPY2_PWR_CON (0x10006000+0x3C4) */ 1757*ebb44440SRoger Lu #define DPY2_PWR_RST_B_LSB (1U << 0) /* 1b */ 1758*ebb44440SRoger Lu #define DPY2_PWR_ISO_LSB (1U << 1) /* 1b */ 1759*ebb44440SRoger Lu #define DPY2_PWR_ON_LSB (1U << 2) /* 1b */ 1760*ebb44440SRoger Lu #define DPY2_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1761*ebb44440SRoger Lu #define DPY2_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1762*ebb44440SRoger Lu #define DPY2_SRAM_PDN_LSB (1U << 8) /* 1b */ 1763*ebb44440SRoger Lu #define SC_DPY2_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1764*ebb44440SRoger Lu /* PERI_PWR_CON (0x10006000+0x3C8) */ 1765*ebb44440SRoger Lu #define PERI_PWR_RST_B_LSB (1U << 0) /* 1b */ 1766*ebb44440SRoger Lu #define PERI_PWR_ISO_LSB (1U << 1) /* 1b */ 1767*ebb44440SRoger Lu #define PERI_PWR_ON_LSB (1U << 2) /* 1b */ 1768*ebb44440SRoger Lu #define PERI_PWR_ON_2ND_LSB (1U << 3) /* 1b */ 1769*ebb44440SRoger Lu #define PERI_PWR_CLK_DIS_LSB (1U << 4) /* 1b */ 1770*ebb44440SRoger Lu #define PERI_SRAM_PDN_LSB (1U << 8) /* 1b */ 1771*ebb44440SRoger Lu #define SC_PERI_SRAM_PDN_ACK_LSB (1U << 12) /* 1b */ 1772*ebb44440SRoger Lu /* SPM_MEM_CK_SEL (0x10006000+0x400) */ 1773*ebb44440SRoger Lu #define SC_MEM_CK_SEL_LSB (1U << 0) /* 1b */ 1774*ebb44440SRoger Lu #define SPM2CKSYS_MEM_CK_MUX_UPDATE_LSB (1U << 1) /* 1b */ 1775*ebb44440SRoger Lu /* SPM_BUS_PROTECT_MASK_B (0x10006000+0X404) */ 1776*ebb44440SRoger Lu #define SPM_BUS_PROTECT_MASK_B_LSB (1U << 0) /* 32b */ 1777*ebb44440SRoger Lu /* SPM_BUS_PROTECT1_MASK_B (0x10006000+0x408) */ 1778*ebb44440SRoger Lu #define SPM_BUS_PROTECT1_MASK_B_LSB (1U << 0) /* 32b */ 1779*ebb44440SRoger Lu /* SPM_BUS_PROTECT2_MASK_B (0x10006000+0x40C) */ 1780*ebb44440SRoger Lu #define SPM_BUS_PROTECT2_MASK_B_LSB (1U << 0) /* 32b */ 1781*ebb44440SRoger Lu /* SPM_BUS_PROTECT3_MASK_B (0x10006000+0x410) */ 1782*ebb44440SRoger Lu #define SPM_BUS_PROTECT3_MASK_B_LSB (1U << 0) /* 32b */ 1783*ebb44440SRoger Lu /* SPM_BUS_PROTECT4_MASK_B (0x10006000+0x414) */ 1784*ebb44440SRoger Lu #define SPM_BUS_PROTECT4_MASK_B_LSB (1U << 0) /* 32b */ 1785*ebb44440SRoger Lu /* SPM_EMI_BW_MODE (0x10006000+0x418) */ 1786*ebb44440SRoger Lu #define EMI_BW_MODE_LSB (1U << 0) /* 1b */ 1787*ebb44440SRoger Lu #define EMI_BOOST_MODE_LSB (1U << 1) /* 1b */ 1788*ebb44440SRoger Lu #define EMI_BW_MODE_2_LSB (1U << 2) /* 1b */ 1789*ebb44440SRoger Lu #define EMI_BOOST_MODE_2_LSB (1U << 3) /* 1b */ 1790*ebb44440SRoger Lu /* AP2MD_PEER_WAKEUP (0x10006000+0x41C) */ 1791*ebb44440SRoger Lu #define AP2MD_PEER_WAKEUP_LSB (1U << 0) /* 1b */ 1792*ebb44440SRoger Lu /* ULPOSC_CON (0x10006000+0x420) */ 1793*ebb44440SRoger Lu #define ULPOSC_EN_LSB (1U << 0) /* 1b */ 1794*ebb44440SRoger Lu #define ULPOSC_RST_LSB (1U << 1) /* 1b */ 1795*ebb44440SRoger Lu #define ULPOSC_CG_EN_LSB (1U << 2) /* 1b */ 1796*ebb44440SRoger Lu #define ULPOSC_CLK_SEL_LSB (1U << 3) /* 1b */ 1797*ebb44440SRoger Lu /* SPM2MM_CON (0x10006000+0x424) */ 1798*ebb44440SRoger Lu #define SPM2MM_FORCE_ULTRA_LSB (1U << 0) /* 1b */ 1799*ebb44440SRoger Lu #define SPM2MM_DBL_OSTD_ACT_LSB (1U << 1) /* 1b */ 1800*ebb44440SRoger Lu #define SPM2MM_ULTRAREQ_LSB (1U << 2) /* 1b */ 1801*ebb44440SRoger Lu #define SPM2MD_ULTRAREQ_LSB (1U << 3) /* 1b */ 1802*ebb44440SRoger Lu #define SPM2ISP_ULTRAREQ_LSB (1U << 4) /* 1b */ 1803*ebb44440SRoger Lu #define MM2SPM_FORCE_ULTRA_ACK_D2T_LSB (1U << 16) /* 1b */ 1804*ebb44440SRoger Lu #define MM2SPM_DBL_OSTD_ACT_ACK_D2T_LSB (1U << 17) /* 1b */ 1805*ebb44440SRoger Lu #define SPM2ISP_ULTRAACK_D2T_LSB (1U << 18) /* 1b */ 1806*ebb44440SRoger Lu #define SPM2MM_ULTRAACK_D2T_LSB (1U << 19) /* 1b */ 1807*ebb44440SRoger Lu #define SPM2MD_ULTRAACK_D2T_LSB (1U << 20) /* 1b */ 1808*ebb44440SRoger Lu /* SPM_BUS_PROTECT5_MASK_B (0x10006000+0x428) */ 1809*ebb44440SRoger Lu #define SPM_BUS_PROTECT5_MASK_B_LSB (1U << 0) /* 32b */ 1810*ebb44440SRoger Lu /* SPM2MCUPM_CON (0x10006000+0x42C) */ 1811*ebb44440SRoger Lu #define SPM2MCUPM_SW_RST_B_LSB (1U << 0) /* 1b */ 1812*ebb44440SRoger Lu #define SPM2MCUPM_SW_INT_LSB (1U << 1) /* 1b */ 1813*ebb44440SRoger Lu /* AP_MDSRC_REQ (0x10006000+0x430) */ 1814*ebb44440SRoger Lu #define AP_MDSMSRC_REQ_LSB (1U << 0) /* 1b */ 1815*ebb44440SRoger Lu #define AP_L1SMSRC_REQ_LSB (1U << 1) /* 1b */ 1816*ebb44440SRoger Lu #define AP_MD2SRC_REQ_LSB (1U << 2) /* 1b */ 1817*ebb44440SRoger Lu #define AP_MDSMSRC_ACK_LSB (1U << 4) /* 1b */ 1818*ebb44440SRoger Lu #define AP_L1SMSRC_ACK_LSB (1U << 5) /* 1b */ 1819*ebb44440SRoger Lu #define AP_MD2SRC_ACK_LSB (1U << 6) /* 1b */ 1820*ebb44440SRoger Lu /* SPM2EMI_ENTER_ULPM (0x10006000+0x434) */ 1821*ebb44440SRoger Lu #define SPM2EMI_ENTER_ULPM_LSB (1U << 0) /* 1b */ 1822*ebb44440SRoger Lu /* SPM2MD_DVFS_CON (0x10006000+0x438) */ 1823*ebb44440SRoger Lu #define SPM2MD_DVFS_CON_LSB (1U << 0) /* 32b */ 1824*ebb44440SRoger Lu /* MD2SPM_DVFS_CON (0x10006000+0x43C) */ 1825*ebb44440SRoger Lu #define MD2SPM_DVFS_CON_LSB (1U << 0) /* 32b */ 1826*ebb44440SRoger Lu /* SPM_BUS_PROTECT6_MASK_B (0x10006000+0X440) */ 1827*ebb44440SRoger Lu #define SPM_BUS_PROTECT6_MASK_B_LSB (1U << 0) /* 32b */ 1828*ebb44440SRoger Lu /* SPM_BUS_PROTECT7_MASK_B (0x10006000+0x444) */ 1829*ebb44440SRoger Lu #define SPM_BUS_PROTECT7_MASK_B_LSB (1U << 0) /* 32b */ 1830*ebb44440SRoger Lu /* SPM_BUS_PROTECT8_MASK_B (0x10006000+0x448) */ 1831*ebb44440SRoger Lu #define SPM_BUS_PROTECT8_MASK_B_LSB (1U << 0) /* 32b */ 1832*ebb44440SRoger Lu /* SPM_PLL_CON (0x10006000+0x44C) */ 1833*ebb44440SRoger Lu #define SC_MAINPLLOUT_OFF_LSB (1U << 0) /* 1b */ 1834*ebb44440SRoger Lu #define SC_UNIPLLOUT_OFF_LSB (1U << 1) /* 1b */ 1835*ebb44440SRoger Lu #define SC_MAINPLL_OFF_LSB (1U << 4) /* 1b */ 1836*ebb44440SRoger Lu #define SC_UNIPLL_OFF_LSB (1U << 5) /* 1b */ 1837*ebb44440SRoger Lu #define SC_MAINPLL_S_OFF_LSB (1U << 8) /* 1b */ 1838*ebb44440SRoger Lu #define SC_UNIPLL_S_OFF_LSB (1U << 9) /* 1b */ 1839*ebb44440SRoger Lu #define SC_SMI_CK_OFF_LSB (1U << 16) /* 1b */ 1840*ebb44440SRoger Lu #define SC_MD32K_CK_OFF_LSB (1U << 17) /* 1b */ 1841*ebb44440SRoger Lu #define SC_CKSQ1_OFF_LSB (1U << 18) /* 1b */ 1842*ebb44440SRoger Lu #define SC_AXI_MEM_CK_OFF_LSB (1U << 19) /* 1b */ 1843*ebb44440SRoger Lu /* CPU_DVFS_REQ (0x10006000+0x450) */ 1844*ebb44440SRoger Lu #define CPU_DVFS_REQ_LSB (1U << 0) /* 32b */ 1845*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_CON_0 (0x10006000+0x454) */ 1846*ebb44440SRoger Lu #define SW_DDR_PST_REQ_LSB (1U << 0) /* 2b */ 1847*ebb44440SRoger Lu #define SW_DDR_PST_ABORT_REQ_LSB (1U << 2) /* 2b */ 1848*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_CON_1 (0x10006000+0x458) */ 1849*ebb44440SRoger Lu #define SW_DDR_PST_CH0_LSB (1U << 0) /* 32b */ 1850*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_CON_2 (0x10006000+0x45C) */ 1851*ebb44440SRoger Lu #define SW_DDR_PST_CH1_LSB (1U << 0) /* 32b */ 1852*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_CON_3 (0x10006000+0x460) */ 1853*ebb44440SRoger Lu #define SW_DDR_RESERVED_CH0_LSB (1U << 0) /* 32b */ 1854*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_CON_4 (0x10006000+0x464) */ 1855*ebb44440SRoger Lu #define SW_DDR_RESERVED_CH1_LSB (1U << 0) /* 32b */ 1856*ebb44440SRoger Lu /* SPM_DRAM_MCU_STA_0 (0x10006000+0x468) */ 1857*ebb44440SRoger Lu #define SC_DDR_PST_ACK_LSB (1U << 0) /* 2b */ 1858*ebb44440SRoger Lu #define SC_DDR_PST_ABORT_ACK_LSB (1U << 2) /* 2b */ 1859*ebb44440SRoger Lu /* SPM_DRAM_MCU_STA_1 (0x10006000+0x46C) */ 1860*ebb44440SRoger Lu #define SC_DDR_CUR_PST_STA_CH0_LSB (1U << 0) /* 32b */ 1861*ebb44440SRoger Lu /* SPM_DRAM_MCU_STA_2 (0x10006000+0x470) */ 1862*ebb44440SRoger Lu #define SC_DDR_CUR_PST_STA_CH1_LSB (1U << 0) /* 32b */ 1863*ebb44440SRoger Lu /* SPM_DRAM_MCU_SW_SEL_0 (0x10006000+0x474) */ 1864*ebb44440SRoger Lu #define SW_DDR_PST_REQ_SEL_LSB (1U << 0) /* 2b */ 1865*ebb44440SRoger Lu #define SW_DDR_PST_SEL_LSB (1U << 2) /* 2b */ 1866*ebb44440SRoger Lu #define SW_DDR_PST_ABORT_REQ_SEL_LSB (1U << 4) /* 2b */ 1867*ebb44440SRoger Lu #define SW_DDR_RESERVED_SEL_LSB (1U << 6) /* 2b */ 1868*ebb44440SRoger Lu #define SW_DDR_PST_ACK_SEL_LSB (1U << 8) /* 2b */ 1869*ebb44440SRoger Lu #define SW_DDR_PST_ABORT_ACK_SEL_LSB (1U << 10) /* 2b */ 1870*ebb44440SRoger Lu /* RELAY_DVFS_LEVEL (0x10006000+0x478) */ 1871*ebb44440SRoger Lu #define RELAY_DVFS_LEVEL_LSB (1U << 0) /* 32b */ 1872*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_CON_0 (0x10006000+0x480) */ 1873*ebb44440SRoger Lu #define SW_PHYPLL_EN_LSB (1U << 0) /* 2b */ 1874*ebb44440SRoger Lu #define SW_DPY_VREF_EN_LSB (1U << 2) /* 2b */ 1875*ebb44440SRoger Lu #define SW_DPY_DLL_CK_EN_LSB (1U << 4) /* 2b */ 1876*ebb44440SRoger Lu #define SW_DPY_DLL_EN_LSB (1U << 6) /* 2b */ 1877*ebb44440SRoger Lu #define SW_DPY_2ND_DLL_EN_LSB (1U << 8) /* 2b */ 1878*ebb44440SRoger Lu #define SW_MEM_CK_OFF_LSB (1U << 10) /* 2b */ 1879*ebb44440SRoger Lu #define SW_DMSUS_OFF_LSB (1U << 12) /* 2b */ 1880*ebb44440SRoger Lu #define SW_DPY_MODE_SW_LSB (1U << 14) /* 2b */ 1881*ebb44440SRoger Lu #define SW_EMI_CLK_OFF_LSB (1U << 16) /* 2b */ 1882*ebb44440SRoger Lu #define SW_DDRPHY_FB_CK_EN_LSB (1U << 18) /* 2b */ 1883*ebb44440SRoger Lu #define SW_DR_GATE_RETRY_EN_LSB (1U << 20) /* 2b */ 1884*ebb44440SRoger Lu #define SW_DPHY_PRECAL_UP_LSB (1U << 24) /* 2b */ 1885*ebb44440SRoger Lu #define SW_DPY_BCLK_ENABLE_LSB (1U << 26) /* 2b */ 1886*ebb44440SRoger Lu #define SW_TX_TRACKING_DIS_LSB (1U << 28) /* 2b */ 1887*ebb44440SRoger Lu #define SW_DPHY_RXDLY_TRACKING_EN_LSB (1U << 30) /* 2b */ 1888*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_CON_1 (0x10006000+0x484) */ 1889*ebb44440SRoger Lu #define SW_SHU_RESTORE_LSB (1U << 0) /* 2b */ 1890*ebb44440SRoger Lu #define SW_DMYRD_MOD_LSB (1U << 2) /* 2b */ 1891*ebb44440SRoger Lu #define SW_DMYRD_INTV_LSB (1U << 4) /* 2b */ 1892*ebb44440SRoger Lu #define SW_DMYRD_EN_LSB (1U << 6) /* 2b */ 1893*ebb44440SRoger Lu #define SW_DRS_DIS_REQ_LSB (1U << 8) /* 2b */ 1894*ebb44440SRoger Lu #define SW_DR_SRAM_LOAD_LSB (1U << 10) /* 2b */ 1895*ebb44440SRoger Lu #define SW_DR_SRAM_RESTORE_LSB (1U << 12) /* 2b */ 1896*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SRAM_LATCH_LSB (1U << 14) /* 2b */ 1897*ebb44440SRoger Lu #define SW_TX_TRACK_RETRY_EN_LSB (1U << 16) /* 2b */ 1898*ebb44440SRoger Lu #define SW_DPY_MIDPI_EN_LSB (1U << 18) /* 2b */ 1899*ebb44440SRoger Lu #define SW_DPY_PI_RESETB_EN_LSB (1U << 20) /* 2b */ 1900*ebb44440SRoger Lu #define SW_DPY_MCK8X_EN_LSB (1U << 22) /* 2b */ 1901*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SRAM_CH0_LSB (1U << 24) /* 4b */ 1902*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SRAM_CH1_LSB (1U << 28) /* 4b */ 1903*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_CON_2 (0x10006000+0x488) */ 1904*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_LSB (1U << 0) /* 2b */ 1905*ebb44440SRoger Lu #define SW_DR_SHU_EN_LSB (1U << 2) /* 1b */ 1906*ebb44440SRoger Lu #define SW_DR_SHORT_QUEUE_LSB (1U << 3) /* 1b */ 1907*ebb44440SRoger Lu #define SW_PHYPLL_MODE_SW_LSB (1U << 4) /* 1b */ 1908*ebb44440SRoger Lu #define SW_PHYPLL2_MODE_SW_LSB (1U << 5) /* 1b */ 1909*ebb44440SRoger Lu #define SW_PHYPLL_SHU_EN_LSB (1U << 6) /* 1b */ 1910*ebb44440SRoger Lu #define SW_PHYPLL2_SHU_EN_LSB (1U << 7) /* 1b */ 1911*ebb44440SRoger Lu #define SW_DR_RESERVED_0_LSB (1U << 24) /* 2b */ 1912*ebb44440SRoger Lu #define SW_DR_RESERVED_1_LSB (1U << 26) /* 2b */ 1913*ebb44440SRoger Lu #define SW_DR_RESERVED_2_LSB (1U << 28) /* 2b */ 1914*ebb44440SRoger Lu #define SW_DR_RESERVED_3_LSB (1U << 30) /* 2b */ 1915*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_CON_3 (0x10006000+0x48C) */ 1916*ebb44440SRoger Lu #define SC_DR_SHU_EN_ACK_LSB (1U << 0) /* 4b */ 1917*ebb44440SRoger Lu #define SC_EMI_CLK_OFF_ACK_LSB (1U << 4) /* 4b */ 1918*ebb44440SRoger Lu #define SC_DR_SHORT_QUEUE_ACK_LSB (1U << 8) /* 4b */ 1919*ebb44440SRoger Lu #define SC_DRAMC_DFS_STA_LSB (1U << 12) /* 4b */ 1920*ebb44440SRoger Lu #define SC_DRS_DIS_ACK_LSB (1U << 16) /* 4b */ 1921*ebb44440SRoger Lu #define SC_DR_SRAM_LOAD_ACK_LSB (1U << 20) /* 4b */ 1922*ebb44440SRoger Lu #define SC_DR_SRAM_PLL_LOAD_ACK_LSB (1U << 24) /* 4b */ 1923*ebb44440SRoger Lu #define SC_DR_SRAM_RESTORE_ACK_LSB (1U << 28) /* 4b */ 1924*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_SEL_0 (0x10006000+0x490) */ 1925*ebb44440SRoger Lu #define SW_PHYPLL_EN_SEL_LSB (1U << 0) /* 2b */ 1926*ebb44440SRoger Lu #define SW_DPY_VREF_EN_SEL_LSB (1U << 2) /* 2b */ 1927*ebb44440SRoger Lu #define SW_DPY_DLL_CK_EN_SEL_LSB (1U << 4) /* 2b */ 1928*ebb44440SRoger Lu #define SW_DPY_DLL_EN_SEL_LSB (1U << 6) /* 2b */ 1929*ebb44440SRoger Lu #define SW_DPY_2ND_DLL_EN_SEL_LSB (1U << 8) /* 2b */ 1930*ebb44440SRoger Lu #define SW_MEM_CK_OFF_SEL_LSB (1U << 10) /* 2b */ 1931*ebb44440SRoger Lu #define SW_DMSUS_OFF_SEL_LSB (1U << 12) /* 2b */ 1932*ebb44440SRoger Lu #define SW_DPY_MODE_SW_SEL_LSB (1U << 14) /* 2b */ 1933*ebb44440SRoger Lu #define SW_EMI_CLK_OFF_SEL_LSB (1U << 16) /* 2b */ 1934*ebb44440SRoger Lu #define SW_DDRPHY_FB_CK_EN_SEL_LSB (1U << 18) /* 2b */ 1935*ebb44440SRoger Lu #define SW_DR_GATE_RETRY_EN_SEL_LSB (1U << 20) /* 2b */ 1936*ebb44440SRoger Lu #define SW_DPHY_PRECAL_UP_SEL_LSB (1U << 24) /* 2b */ 1937*ebb44440SRoger Lu #define SW_DPY_BCLK_ENABLE_SEL_LSB (1U << 26) /* 2b */ 1938*ebb44440SRoger Lu #define SW_TX_TRACKING_DIS_SEL_LSB (1U << 28) /* 2b */ 1939*ebb44440SRoger Lu #define SW_DPHY_RXDLY_TRACKING_EN_SEL_LSB (1U << 30) /* 2b */ 1940*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_SEL_1 (0x10006000+0x494) */ 1941*ebb44440SRoger Lu #define SW_SHU_RESTORE_SEL_LSB (1U << 0) /* 2b */ 1942*ebb44440SRoger Lu #define SW_DMYRD_MOD_SEL_LSB (1U << 2) /* 2b */ 1943*ebb44440SRoger Lu #define SW_DMYRD_INTV_SEL_LSB (1U << 4) /* 2b */ 1944*ebb44440SRoger Lu #define SW_DMYRD_EN_SEL_LSB (1U << 6) /* 2b */ 1945*ebb44440SRoger Lu #define SW_DRS_DIS_REQ_SEL_LSB (1U << 8) /* 2b */ 1946*ebb44440SRoger Lu #define SW_DR_SRAM_LOAD_SEL_LSB (1U << 10) /* 2b */ 1947*ebb44440SRoger Lu #define SW_DR_SRAM_RESTORE_SEL_LSB (1U << 12) /* 2b */ 1948*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SRAM_LATCH_SEL_LSB (1U << 14) /* 2b */ 1949*ebb44440SRoger Lu #define SW_TX_TRACK_RETRY_EN_SEL_LSB (1U << 16) /* 2b */ 1950*ebb44440SRoger Lu #define SW_DPY_MIDPI_EN_SEL_LSB (1U << 18) /* 2b */ 1951*ebb44440SRoger Lu #define SW_DPY_PI_RESETB_EN_SEL_LSB (1U << 20) /* 2b */ 1952*ebb44440SRoger Lu #define SW_DPY_MCK8X_EN_SEL_LSB (1U << 22) /* 2b */ 1953*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SRAM_SEL_LSB (1U << 24) /* 2b */ 1954*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_SEL_2 (0x10006000+0x498) */ 1955*ebb44440SRoger Lu #define SW_DR_SHU_LEVEL_SEL_LSB (1U << 0) /* 1b */ 1956*ebb44440SRoger Lu #define SW_DR_SHU_EN_SEL_LSB (1U << 2) /* 1b */ 1957*ebb44440SRoger Lu #define SW_DR_SHORT_QUEUE_SEL_LSB (1U << 3) /* 1b */ 1958*ebb44440SRoger Lu #define SW_PHYPLL_MODE_SW_SEL_LSB (1U << 4) /* 1b */ 1959*ebb44440SRoger Lu #define SW_PHYPLL2_MODE_SW_SEL_LSB (1U << 5) /* 1b */ 1960*ebb44440SRoger Lu #define SW_PHYPLL_SHU_EN_SEL_LSB (1U << 6) /* 1b */ 1961*ebb44440SRoger Lu #define SW_PHYPLL2_SHU_EN_SEL_LSB (1U << 7) /* 1b */ 1962*ebb44440SRoger Lu #define SW_DR_RESERVED_0_SEL_LSB (1U << 24) /* 2b */ 1963*ebb44440SRoger Lu #define SW_DR_RESERVED_1_SEL_LSB (1U << 26) /* 2b */ 1964*ebb44440SRoger Lu #define SW_DR_RESERVED_2_SEL_LSB (1U << 28) /* 2b */ 1965*ebb44440SRoger Lu #define SW_DR_RESERVED_3_SEL_LSB (1U << 30) /* 2b */ 1966*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SW_SEL_3 (0x10006000+0x49C) */ 1967*ebb44440SRoger Lu #define SC_DR_SHU_EN_ACK_SEL_LSB (1U << 0) /* 4b */ 1968*ebb44440SRoger Lu #define SC_EMI_CLK_OFF_ACK_SEL_LSB (1U << 4) /* 4b */ 1969*ebb44440SRoger Lu #define SC_DR_SHORT_QUEUE_ACK_SEL_LSB (1U << 8) /* 4b */ 1970*ebb44440SRoger Lu #define SC_DRAMC_DFS_STA_SEL_LSB (1U << 12) /* 4b */ 1971*ebb44440SRoger Lu #define SC_DRS_DIS_ACK_SEL_LSB (1U << 16) /* 4b */ 1972*ebb44440SRoger Lu #define SC_DR_SRAM_LOAD_ACK_SEL_LSB (1U << 20) /* 4b */ 1973*ebb44440SRoger Lu #define SC_DR_SRAM_PLL_LOAD_ACK_SEL_LSB (1U << 24) /* 4b */ 1974*ebb44440SRoger Lu #define SC_DR_SRAM_RESTORE_ACK_SEL_LSB (1U << 28) /* 4b */ 1975*ebb44440SRoger Lu /* DRAMC_DPY_CLK_SPM_CON (0x10006000+0x4A0) */ 1976*ebb44440SRoger Lu #define SC_DMYRD_EN_MOD_SEL_PCM_LSB (1U << 0) /* 1b */ 1977*ebb44440SRoger Lu #define SC_DMYRD_INTV_SEL_PCM_LSB (1U << 1) /* 1b */ 1978*ebb44440SRoger Lu #define SC_DMYRD_EN_PCM_LSB (1U << 2) /* 1b */ 1979*ebb44440SRoger Lu #define SC_DRS_DIS_REQ_PCM_LSB (1U << 3) /* 1b */ 1980*ebb44440SRoger Lu #define SC_DR_SHU_LEVEL_SRAM_PCM_LSB (1U << 4) /* 4b */ 1981*ebb44440SRoger Lu #define SC_DR_GATE_RETRY_EN_PCM_LSB (1U << 8) /* 1b */ 1982*ebb44440SRoger Lu #define SC_DR_SHORT_QUEUE_PCM_LSB (1U << 9) /* 1b */ 1983*ebb44440SRoger Lu #define SC_DPY_MIDPI_EN_PCM_LSB (1U << 10) /* 1b */ 1984*ebb44440SRoger Lu #define SC_DPY_PI_RESETB_EN_PCM_LSB (1U << 11) /* 1b */ 1985*ebb44440SRoger Lu #define SC_DPY_MCK8X_EN_PCM_LSB (1U << 12) /* 1b */ 1986*ebb44440SRoger Lu #define SC_DR_RESERVED_0_PCM_LSB (1U << 13) /* 1b */ 1987*ebb44440SRoger Lu #define SC_DR_RESERVED_1_PCM_LSB (1U << 14) /* 1b */ 1988*ebb44440SRoger Lu #define SC_DR_RESERVED_2_PCM_LSB (1U << 15) /* 1b */ 1989*ebb44440SRoger Lu #define SC_DR_RESERVED_3_PCM_LSB (1U << 16) /* 1b */ 1990*ebb44440SRoger Lu #define SC_DMDRAMCSHU_ACK_ALL_LSB (1U << 24) /* 1b */ 1991*ebb44440SRoger Lu #define SC_EMI_CLK_OFF_ACK_ALL_LSB (1U << 25) /* 1b */ 1992*ebb44440SRoger Lu #define SC_DR_SHORT_QUEUE_ACK_ALL_LSB (1U << 26) /* 1b */ 1993*ebb44440SRoger Lu #define SC_DRAMC_DFS_STA_ALL_LSB (1U << 27) /* 1b */ 1994*ebb44440SRoger Lu #define SC_DRS_DIS_ACK_ALL_LSB (1U << 28) /* 1b */ 1995*ebb44440SRoger Lu #define SC_DR_SRAM_LOAD_ACK_ALL_LSB (1U << 29) /* 1b */ 1996*ebb44440SRoger Lu #define SC_DR_SRAM_PLL_LOAD_ACK_ALL_LSB (1U << 30) /* 1b */ 1997*ebb44440SRoger Lu #define SC_DR_SRAM_RESTORE_ACK_ALL_LSB (1U << 31) /* 1b */ 1998*ebb44440SRoger Lu /* SPM_DVFS_LEVEL (0x10006000+0x4A4) */ 1999*ebb44440SRoger Lu #define SPM_DVFS_LEVEL_LSB (1U << 0) /* 32b */ 2000*ebb44440SRoger Lu /* SPM_CIRQ_CON (0x10006000+0x4A8) */ 2001*ebb44440SRoger Lu #define CIRQ_CLK_SEL_LSB (1U << 0) /* 1b */ 2002*ebb44440SRoger Lu /* SPM_DVFS_MISC (0x10006000+0x4AC) */ 2003*ebb44440SRoger Lu #define MSDC_DVFS_REQUEST_LSB (1U << 0) /* 1b */ 2004*ebb44440SRoger Lu #define SPM2EMI_SLP_PROT_EN_LSB (1U << 1) /* 1b */ 2005*ebb44440SRoger Lu #define SPM_DVFS_FORCE_ENABLE_LSB (1U << 2) /* 1b */ 2006*ebb44440SRoger Lu #define FORCE_DVFS_WAKE_LSB (1U << 3) /* 1b */ 2007*ebb44440SRoger Lu #define SPM_DVFSRC_ENABLE_LSB (1U << 4) /* 1b */ 2008*ebb44440SRoger Lu #define SPM_DVFS_DONE_LSB (1U << 5) /* 1b */ 2009*ebb44440SRoger Lu #define DVFSRC_IRQ_WAKEUP_EVENT_MASK_LSB (1U << 6) /* 1b */ 2010*ebb44440SRoger Lu #define SPM2RC_EVENT_ABORT_LSB (1U << 7) /* 1b */ 2011*ebb44440SRoger Lu #define EMI_SLP_IDLE_LSB (1U << 14) /* 1b */ 2012*ebb44440SRoger Lu #define SDIO_READY_TO_SPM_LSB (1U << 15) /* 1b */ 2013*ebb44440SRoger Lu /* SPM_VS1_VS2_RC_CON (0x10006000+0x4B0) */ 2014*ebb44440SRoger Lu #define VS1_INIT_LEVEL_LSB (1U << 0) /* 2b */ 2015*ebb44440SRoger Lu #define VS1_INIT_LSB (1U << 2) /* 1b */ 2016*ebb44440SRoger Lu #define VS1_CURR_LEVEL_LSB (1U << 3) /* 2b */ 2017*ebb44440SRoger Lu #define VS1_NEXT_LEVEL_LSB (1U << 5) /* 2b */ 2018*ebb44440SRoger Lu #define VS1_VOTE_LEVEL_LSB (1U << 7) /* 2b */ 2019*ebb44440SRoger Lu #define VS1_TRIGGER_LSB (1U << 9) /* 1b */ 2020*ebb44440SRoger Lu #define VS2_INIT_LEVEL_LSB (1U << 10) /* 3b */ 2021*ebb44440SRoger Lu #define VS2_INIT_LSB (1U << 13) /* 1b */ 2022*ebb44440SRoger Lu #define VS2_CURR_LEVEL_LSB (1U << 14) /* 3b */ 2023*ebb44440SRoger Lu #define VS2_NEXT_LEVEL_LSB (1U << 17) /* 3b */ 2024*ebb44440SRoger Lu #define VS2_VOTE_LEVEL_LSB (1U << 20) /* 3b */ 2025*ebb44440SRoger Lu #define VS2_TRIGGER_LSB (1U << 23) /* 1b */ 2026*ebb44440SRoger Lu #define VS1_FORCE_LSB (1U << 24) /* 1b */ 2027*ebb44440SRoger Lu #define VS2_FORCE_LSB (1U << 25) /* 1b */ 2028*ebb44440SRoger Lu #define VS1_VOTE_LEVEL_FORCE_LSB (1U << 26) /* 2b */ 2029*ebb44440SRoger Lu #define VS2_VOTE_LEVEL_FORCE_LSB (1U << 28) /* 3b */ 2030*ebb44440SRoger Lu /* RG_MODULE_SW_CG_0_MASK_REQ_0 (0x10006000+0x4B4) */ 2031*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_0_LSB (1U << 0) /* 32b */ 2032*ebb44440SRoger Lu /* RG_MODULE_SW_CG_0_MASK_REQ_1 (0x10006000+0x4B8) */ 2033*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_1_LSB (1U << 0) /* 32b */ 2034*ebb44440SRoger Lu /* RG_MODULE_SW_CG_0_MASK_REQ_2 (0x10006000+0x4BC) */ 2035*ebb44440SRoger Lu #define RG_MODULE_SW_CG_0_MASK_REQ_2_LSB (1U << 0) /* 32b */ 2036*ebb44440SRoger Lu /* RG_MODULE_SW_CG_1_MASK_REQ_0 (0x10006000+0x4C0) */ 2037*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_0_LSB (1U << 0) /* 32b */ 2038*ebb44440SRoger Lu /* RG_MODULE_SW_CG_1_MASK_REQ_1 (0x10006000+0x4C4) */ 2039*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_1_LSB (1U << 0) /* 32b */ 2040*ebb44440SRoger Lu /* RG_MODULE_SW_CG_1_MASK_REQ_2 (0x10006000+0x4C8) */ 2041*ebb44440SRoger Lu #define RG_MODULE_SW_CG_1_MASK_REQ_2_LSB (1U << 0) /* 32b */ 2042*ebb44440SRoger Lu /* RG_MODULE_SW_CG_2_MASK_REQ_0 (0x10006000+0x4CC) */ 2043*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_0_LSB (1U << 0) /* 32b */ 2044*ebb44440SRoger Lu /* RG_MODULE_SW_CG_2_MASK_REQ_1 (0x10006000+0x4D0) */ 2045*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_1_LSB (1U << 0) /* 32b */ 2046*ebb44440SRoger Lu /* RG_MODULE_SW_CG_2_MASK_REQ_2 (0x10006000+0x4D4) */ 2047*ebb44440SRoger Lu #define RG_MODULE_SW_CG_2_MASK_REQ_2_LSB (1U << 0) /* 32b */ 2048*ebb44440SRoger Lu /* RG_MODULE_SW_CG_3_MASK_REQ_0 (0x10006000+0x4D8) */ 2049*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_0_LSB (1U << 0) /* 32b */ 2050*ebb44440SRoger Lu /* RG_MODULE_SW_CG_3_MASK_REQ_1 (0x10006000+0x4DC) */ 2051*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_1_LSB (1U << 0) /* 32b */ 2052*ebb44440SRoger Lu /* RG_MODULE_SW_CG_3_MASK_REQ_2 (0x10006000+0x4E0) */ 2053*ebb44440SRoger Lu #define RG_MODULE_SW_CG_3_MASK_REQ_2_LSB (1U << 0) /* 32b */ 2054*ebb44440SRoger Lu /* PWR_STATUS_MASK_REQ_0 (0x10006000+0x4E4) */ 2055*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_0_LSB (1U << 0) /* 32b */ 2056*ebb44440SRoger Lu /* PWR_STATUS_MASK_REQ_1 (0x10006000+0x4E8) */ 2057*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_1_LSB (1U << 0) /* 32b */ 2058*ebb44440SRoger Lu /* PWR_STATUS_MASK_REQ_2 (0x10006000+0x4EC) */ 2059*ebb44440SRoger Lu #define PWR_STATUS_MASK_REQ_2_LSB (1U << 0) /* 32b */ 2060*ebb44440SRoger Lu /* SPM_CG_CHECK_CON (0x10006000+0x4F0) */ 2061*ebb44440SRoger Lu #define APMIXEDSYS_BUSY_MASK_REQ_0_LSB (1U << 0) /* 5b */ 2062*ebb44440SRoger Lu #define APMIXEDSYS_BUSY_MASK_REQ_1_LSB (1U << 8) /* 5b */ 2063*ebb44440SRoger Lu #define APMIXEDSYS_BUSY_MASK_REQ_2_LSB (1U << 16) /* 5b */ 2064*ebb44440SRoger Lu #define AUDIOSYS_BUSY_MASK_REQ_0_LSB (1U << 24) /* 1b */ 2065*ebb44440SRoger Lu #define AUDIOSYS_BUSY_MASK_REQ_1_LSB (1U << 25) /* 1b */ 2066*ebb44440SRoger Lu #define AUDIOSYS_BUSY_MASK_REQ_2_LSB (1U << 26) /* 1b */ 2067*ebb44440SRoger Lu #define SSUSB_BUSY_MASK_REQ_0_LSB (1U << 27) /* 1b */ 2068*ebb44440SRoger Lu #define SSUSB_BUSY_MASK_REQ_1_LSB (1U << 28) /* 1b */ 2069*ebb44440SRoger Lu #define SSUSB_BUSY_MASK_REQ_2_LSB (1U << 29) /* 1b */ 2070*ebb44440SRoger Lu /* SPM_SRC_RDY_STA (0x10006000+0x4F4) */ 2071*ebb44440SRoger Lu #define SPM_INFRA_INTERNAL_ACK_LSB (1U << 0) /* 1b */ 2072*ebb44440SRoger Lu #define SPM_VRF18_INTERNAL_ACK_LSB (1U << 1) /* 1b */ 2073*ebb44440SRoger Lu /* SPM_DVS_DFS_LEVEL (0x10006000+0x4F8) */ 2074*ebb44440SRoger Lu #define SPM_DFS_LEVEL_LSB (1U << 0) /* 16b */ 2075*ebb44440SRoger Lu #define SPM_DVS_LEVEL_LSB (1U << 16) /* 16b */ 2076*ebb44440SRoger Lu /* SPM_FORCE_DVFS (0x10006000+0x4FC) */ 2077*ebb44440SRoger Lu #define FORCE_DVFS_LEVEL_LSB (1U << 0) /* 32b */ 2078*ebb44440SRoger Lu /* SRCLKEN_RC_CFG (0x10006000+0x500) */ 2079*ebb44440SRoger Lu #define SRCLKEN_RC_CFG_LSB (1U << 0) /* 32b */ 2080*ebb44440SRoger Lu /* RC_CENTRAL_CFG1 (0x10006000+0x504) */ 2081*ebb44440SRoger Lu #define RC_CENTRAL_CFG1_LSB (1U << 0) /* 32b */ 2082*ebb44440SRoger Lu /* RC_CENTRAL_CFG2 (0x10006000+0x508) */ 2083*ebb44440SRoger Lu #define RC_CENTRAL_CFG2_LSB (1U << 0) /* 32b */ 2084*ebb44440SRoger Lu /* RC_CMD_ARB_CFG (0x10006000+0x50C) */ 2085*ebb44440SRoger Lu #define RC_CMD_ARB_CFG_LSB (1U << 0) /* 32b */ 2086*ebb44440SRoger Lu /* RC_PMIC_RCEN_ADDR (0x10006000+0x510) */ 2087*ebb44440SRoger Lu #define RC_PMIC_RCEN_ADDR_LSB (1U << 0) /* 16b */ 2088*ebb44440SRoger Lu #define RC_PMIC_RCEN_RESERVE_LSB (1U << 16) /* 16b */ 2089*ebb44440SRoger Lu /* RC_PMIC_RCEN_SET_CLR_ADDR (0x10006000+0x514) */ 2090*ebb44440SRoger Lu #define RC_PMIC_RCEN_SET_ADDR_LSB (1U << 0) /* 16b */ 2091*ebb44440SRoger Lu #define RC_PMIC_RCEN_CLR_ADDR_LSB (1U << 16) /* 16b */ 2092*ebb44440SRoger Lu /* RC_DCXO_FPM_CFG (0x10006000+0x518) */ 2093*ebb44440SRoger Lu #define RC_DCXO_FPM_CFG_LSB (1U << 0) /* 32b */ 2094*ebb44440SRoger Lu /* RC_CENTRAL_CFG3 (0x10006000+0x51C) */ 2095*ebb44440SRoger Lu #define RC_CENTRAL_CFG3_LSB (1U << 0) /* 32b */ 2096*ebb44440SRoger Lu /* RC_M00_SRCLKEN_CFG (0x10006000+0x520) */ 2097*ebb44440SRoger Lu #define RC_M00_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2098*ebb44440SRoger Lu #define RC_SW_SRCLKEN_RC (1U << 3) /* 1b */ 2099*ebb44440SRoger Lu #define RC_SW_SRCLKEN_FPM (1U << 4) /* 1b */ 2100*ebb44440SRoger Lu /* RC_M01_SRCLKEN_CFG (0x10006000+0x524) */ 2101*ebb44440SRoger Lu #define RC_M01_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2102*ebb44440SRoger Lu /* RC_M02_SRCLKEN_CFG (0x10006000+0x528) */ 2103*ebb44440SRoger Lu #define RC_M02_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2104*ebb44440SRoger Lu /* RC_M03_SRCLKEN_CFG (0x10006000+0x52C) */ 2105*ebb44440SRoger Lu #define RC_M03_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2106*ebb44440SRoger Lu /* RC_M04_SRCLKEN_CFG (0x10006000+0x530) */ 2107*ebb44440SRoger Lu #define RC_M04_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2108*ebb44440SRoger Lu /* RC_M05_SRCLKEN_CFG (0x10006000+0x534) */ 2109*ebb44440SRoger Lu #define RC_M05_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2110*ebb44440SRoger Lu /* RC_M06_SRCLKEN_CFG (0x10006000+0x538) */ 2111*ebb44440SRoger Lu #define RC_M06_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2112*ebb44440SRoger Lu /* RC_M07_SRCLKEN_CFG (0x10006000+0x53C) */ 2113*ebb44440SRoger Lu #define RC_M07_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2114*ebb44440SRoger Lu /* RC_M08_SRCLKEN_CFG (0x10006000+0x540) */ 2115*ebb44440SRoger Lu #define RC_M08_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2116*ebb44440SRoger Lu /* RC_M09_SRCLKEN_CFG (0x10006000+0x544) */ 2117*ebb44440SRoger Lu #define RC_M09_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2118*ebb44440SRoger Lu /* RC_M10_SRCLKEN_CFG (0x10006000+0x548) */ 2119*ebb44440SRoger Lu #define RC_M10_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2120*ebb44440SRoger Lu /* RC_M11_SRCLKEN_CFG (0x10006000+0x54C) */ 2121*ebb44440SRoger Lu #define RC_M11_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2122*ebb44440SRoger Lu /* RC_M12_SRCLKEN_CFG (0x10006000+0x550) */ 2123*ebb44440SRoger Lu #define RC_M12_SRCLKEN_CFG_LSB (1U << 0) /* 32b */ 2124*ebb44440SRoger Lu /* RC_SRCLKEN_SW_CON_CFG (0x10006000+0x554) */ 2125*ebb44440SRoger Lu #define RC_SRCLKEN_SW_CON_CFG_LSB (1U << 0) /* 32b */ 2126*ebb44440SRoger Lu /* RC_CENTRAL_CFG4 (0x10006000+0x558) */ 2127*ebb44440SRoger Lu #define RC_CENTRAL_CFG4_LSB (1U << 0) /* 32b */ 2128*ebb44440SRoger Lu /* RC_PROTOCOL_CHK_CFG (0x10006000+0x560) */ 2129*ebb44440SRoger Lu #define RC_PROTOCOL_CHK_CFG_LSB (1U << 0) /* 32b */ 2130*ebb44440SRoger Lu /* RC_DEBUG_CFG (0x10006000+0x564) */ 2131*ebb44440SRoger Lu #define RC_DEBUG_CFG_LSB (1U << 0) /* 32b */ 2132*ebb44440SRoger Lu /* RC_MISC_0 (0x10006000+0x5B4) */ 2133*ebb44440SRoger Lu #define SRCCLKENO_LSB (1U << 0) /* 2b */ 2134*ebb44440SRoger Lu #define PCM_SRCCLKENO_LSB (1U << 3) /* 2b */ 2135*ebb44440SRoger Lu #define RC_VREQ_LSB (1U << 5) /* 1b */ 2136*ebb44440SRoger Lu #define RC_SPM_SRCCLKENO_0_ACK_LSB (1U << 6) /* 1b */ 2137*ebb44440SRoger Lu /* RC_SPM_CTRL (0x10006000+0x5B8) */ 2138*ebb44440SRoger Lu #define SPM_AP_26M_RDY_LSB (1U << 0) /* 1b */ 2139*ebb44440SRoger Lu #define KEEP_RC_SPI_ACTIVE_LSB (1U << 1) /* 1b */ 2140*ebb44440SRoger Lu #define SPM2RC_DMY_CTRL_LSB (1U << 2) /* 6b */ 2141*ebb44440SRoger Lu /* SUBSYS_INTF_CFG (0x10006000+0x5BC) */ 2142*ebb44440SRoger Lu #define SRCLKEN_FPM_MASK_B_LSB (1U << 0) /* 13b */ 2143*ebb44440SRoger Lu #define SRCLKEN_BBLPM_MASK_B_LSB (1U << 16) /* 13b */ 2144*ebb44440SRoger Lu /* PCM_WDT_LATCH_25 (0x10006000+0x5C0) */ 2145*ebb44440SRoger Lu #define PCM_WDT_LATCH_25_LSB (1U << 0) /* 32b */ 2146*ebb44440SRoger Lu /* PCM_WDT_LATCH_26 (0x10006000+0x5C4) */ 2147*ebb44440SRoger Lu #define PCM_WDT_LATCH_26_LSB (1U << 0) /* 32b */ 2148*ebb44440SRoger Lu /* PCM_WDT_LATCH_27 (0x10006000+0x5C8) */ 2149*ebb44440SRoger Lu #define PCM_WDT_LATCH_27_LSB (1U << 0) /* 32b */ 2150*ebb44440SRoger Lu /* PCM_WDT_LATCH_28 (0x10006000+0x5CC) */ 2151*ebb44440SRoger Lu #define PCM_WDT_LATCH_28_LSB (1U << 0) /* 32b */ 2152*ebb44440SRoger Lu /* PCM_WDT_LATCH_29 (0x10006000+0x5D0) */ 2153*ebb44440SRoger Lu #define PCM_WDT_LATCH_29_LSB (1U << 0) /* 32b */ 2154*ebb44440SRoger Lu /* PCM_WDT_LATCH_30 (0x10006000+0x5D4) */ 2155*ebb44440SRoger Lu #define PCM_WDT_LATCH_30_LSB (1U << 0) /* 32b */ 2156*ebb44440SRoger Lu /* PCM_WDT_LATCH_31 (0x10006000+0x5D8) */ 2157*ebb44440SRoger Lu #define PCM_WDT_LATCH_31_LSB (1U << 0) /* 32b */ 2158*ebb44440SRoger Lu /* PCM_WDT_LATCH_32 (0x10006000+0x5DC) */ 2159*ebb44440SRoger Lu #define PCM_WDT_LATCH_32_LSB (1U << 0) /* 32b */ 2160*ebb44440SRoger Lu /* PCM_WDT_LATCH_33 (0x10006000+0x5E0) */ 2161*ebb44440SRoger Lu #define PCM_WDT_LATCH_33_LSB (1U << 0) /* 32b */ 2162*ebb44440SRoger Lu /* PCM_WDT_LATCH_34 (0x10006000+0x5E4) */ 2163*ebb44440SRoger Lu #define PCM_WDT_LATCH_34_LSB (1U << 0) /* 32b */ 2164*ebb44440SRoger Lu /* PCM_WDT_LATCH_35 (0x10006000+0x5EC) */ 2165*ebb44440SRoger Lu #define PCM_WDT_LATCH_35_LSB (1U << 0) /* 32b */ 2166*ebb44440SRoger Lu /* PCM_WDT_LATCH_36 (0x10006000+0x5F0) */ 2167*ebb44440SRoger Lu #define PCM_WDT_LATCH_36_LSB (1U << 0) /* 32b */ 2168*ebb44440SRoger Lu /* PCM_WDT_LATCH_37 (0x10006000+0x5F4) */ 2169*ebb44440SRoger Lu #define PCM_WDT_LATCH_37_LSB (1U << 0) /* 32b */ 2170*ebb44440SRoger Lu /* PCM_WDT_LATCH_38 (0x10006000+0x5F8) */ 2171*ebb44440SRoger Lu #define PCM_WDT_LATCH_38_LSB (1U << 0) /* 32b */ 2172*ebb44440SRoger Lu /* PCM_WDT_LATCH_39 (0x10006000+0x5FC) */ 2173*ebb44440SRoger Lu #define PCM_WDT_LATCH_39_LSB (1U << 0) /* 32b */ 2174*ebb44440SRoger Lu /* SPM_SW_FLAG_0 (0x10006000+0x600) */ 2175*ebb44440SRoger Lu #define SPM_SW_FLAG_LSB (1U << 0) /* 32b */ 2176*ebb44440SRoger Lu /* SPM_SW_DEBUG_0 (0x10006000+0x604) */ 2177*ebb44440SRoger Lu #define SPM_SW_DEBUG_0_LSB (1U << 0) /* 32b */ 2178*ebb44440SRoger Lu /* SPM_SW_FLAG_1 (0x10006000+0x608) */ 2179*ebb44440SRoger Lu #define SPM_SW_FLAG_1_LSB (1U << 0) /* 32b */ 2180*ebb44440SRoger Lu /* SPM_SW_DEBUG_1 (0x10006000+0x60C) */ 2181*ebb44440SRoger Lu #define SPM_SW_DEBUG_1_LSB (1U << 0) /* 32b */ 2182*ebb44440SRoger Lu /* SPM_SW_RSV_0 (0x10006000+0x610) */ 2183*ebb44440SRoger Lu #define SPM_SW_RSV_0_LSB (1U << 0) /* 32b */ 2184*ebb44440SRoger Lu /* SPM_SW_RSV_1 (0x10006000+0x614) */ 2185*ebb44440SRoger Lu #define SPM_SW_RSV_1_LSB (1U << 0) /* 32b */ 2186*ebb44440SRoger Lu /* SPM_SW_RSV_2 (0x10006000+0x618) */ 2187*ebb44440SRoger Lu #define SPM_SW_RSV_2_LSB (1U << 0) /* 32b */ 2188*ebb44440SRoger Lu /* SPM_SW_RSV_3 (0x10006000+0x61C) */ 2189*ebb44440SRoger Lu #define SPM_SW_RSV_3_LSB (1U << 0) /* 32b */ 2190*ebb44440SRoger Lu /* SPM_SW_RSV_4 (0x10006000+0x620) */ 2191*ebb44440SRoger Lu #define SPM_SW_RSV_4_LSB (1U << 0) /* 32b */ 2192*ebb44440SRoger Lu /* SPM_SW_RSV_5 (0x10006000+0x624) */ 2193*ebb44440SRoger Lu #define SPM_SW_RSV_5_LSB (1U << 0) /* 32b */ 2194*ebb44440SRoger Lu /* SPM_SW_RSV_6 (0x10006000+0x628) */ 2195*ebb44440SRoger Lu #define SPM_SW_RSV_6_LSB (1U << 0) /* 32b */ 2196*ebb44440SRoger Lu /* SPM_SW_RSV_7 (0x10006000+0x62C) */ 2197*ebb44440SRoger Lu #define SPM_SW_RSV_7_LSB (1U << 0) /* 32b */ 2198*ebb44440SRoger Lu /* SPM_SW_RSV_8 (0x10006000+0x630) */ 2199*ebb44440SRoger Lu #define SPM_SW_RSV_8_LSB (1U << 0) /* 32b */ 2200*ebb44440SRoger Lu /* SPM_BK_WAKE_EVENT (0x10006000+0x634) */ 2201*ebb44440SRoger Lu #define SPM_BK_WAKE_EVENT_LSB (1U << 0) /* 32b */ 2202*ebb44440SRoger Lu /* SPM_BK_VTCXO_DUR (0x10006000+0x638) */ 2203*ebb44440SRoger Lu #define SPM_BK_VTCXO_DUR_LSB (1U << 0) /* 32b */ 2204*ebb44440SRoger Lu /* SPM_BK_WAKE_MISC (0x10006000+0x63C) */ 2205*ebb44440SRoger Lu #define SPM_BK_WAKE_MISC_LSB (1U << 0) /* 32b */ 2206*ebb44440SRoger Lu /* SPM_BK_PCM_TIMER (0x10006000+0x640) */ 2207*ebb44440SRoger Lu #define SPM_BK_PCM_TIMER_LSB (1U << 0) /* 32b */ 2208*ebb44440SRoger Lu /* SPM_RSV_CON_0 (0x10006000+0x650) */ 2209*ebb44440SRoger Lu #define SPM_RSV_CON_0_LSB (1U << 0) /* 32b */ 2210*ebb44440SRoger Lu /* SPM_RSV_CON_1 (0x10006000+0x654) */ 2211*ebb44440SRoger Lu #define SPM_RSV_CON_1_LSB (1U << 0) /* 32b */ 2212*ebb44440SRoger Lu /* SPM_RSV_STA_0 (0x10006000+0x658) */ 2213*ebb44440SRoger Lu #define SPM_RSV_STA_0_LSB (1U << 0) /* 32b */ 2214*ebb44440SRoger Lu /* SPM_RSV_STA_1 (0x10006000+0x65C) */ 2215*ebb44440SRoger Lu #define SPM_RSV_STA_1_LSB (1U << 0) /* 32b */ 2216*ebb44440SRoger Lu /* SPM_SPARE_CON (0x10006000+0x660) */ 2217*ebb44440SRoger Lu #define SPM_SPARE_CON_LSB (1U << 0) /* 32b */ 2218*ebb44440SRoger Lu /* SPM_SPARE_CON_SET (0x10006000+0x664) */ 2219*ebb44440SRoger Lu #define SPM_SPARE_CON_SET_LSB (1U << 0) /* 32b */ 2220*ebb44440SRoger Lu /* SPM_SPARE_CON_CLR (0x10006000+0x668) */ 2221*ebb44440SRoger Lu #define SPM_SPARE_CON_CLR_LSB (1U << 0) /* 32b */ 2222*ebb44440SRoger Lu /* SPM_CROSS_WAKE_M00_REQ (0x10006000+0x66C) */ 2223*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M00_REQ_LSB (1U << 0) /* 5b */ 2224*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M00_CHK_LSB (1U << 8) /* 5b */ 2225*ebb44440SRoger Lu /* SPM_CROSS_WAKE_M01_REQ (0x10006000+0x670) */ 2226*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M01_REQ_LSB (1U << 0) /* 5b */ 2227*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M01_CHK_LSB (1U << 8) /* 5b */ 2228*ebb44440SRoger Lu /* SPM_CROSS_WAKE_M02_REQ (0x10006000+0x674) */ 2229*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M02_REQ_LSB (1U << 0) /* 5b */ 2230*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M02_CHK_LSB (1U << 8) /* 5b */ 2231*ebb44440SRoger Lu /* SPM_CROSS_WAKE_M03_REQ (0x10006000+0x678) */ 2232*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M03_REQ_LSB (1U << 0) /* 5b */ 2233*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M03_CHK_LSB (1U << 8) /* 5b */ 2234*ebb44440SRoger Lu /* SCP_VCORE_LEVEL (0x10006000+0x67C) */ 2235*ebb44440SRoger Lu #define SCP_VCORE_LEVEL_LSB (1U << 0) /* 16b */ 2236*ebb44440SRoger Lu /* SC_MM_CK_SEL_CON (0x10006000+0x680) */ 2237*ebb44440SRoger Lu #define SC_MM_CK_SEL_LSB (1U << 0) /* 4b */ 2238*ebb44440SRoger Lu #define SC_MM_CK_SEL_EN_LSB (1U << 4) /* 1b */ 2239*ebb44440SRoger Lu /* SPARE_ACK_MASK (0x10006000+0x684) */ 2240*ebb44440SRoger Lu #define SPARE_ACK_MASK_B_LSB (1U << 0) /* 32b */ 2241*ebb44440SRoger Lu /* SPM_CROSS_WAKE_M04_REQ (0x10006000+0x688) */ 2242*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M04_REQ_LSB (1U << 0) /* 5b */ 2243*ebb44440SRoger Lu #define SPM_CROSS_WAKE_M04_CHK_LSB (1U << 8) /* 5b */ 2244*ebb44440SRoger Lu /* SPM_DV_CON_0 (0x10006000+0x68C) */ 2245*ebb44440SRoger Lu #define SPM_DV_CON_0_LSB (1U << 0) /* 32b */ 2246*ebb44440SRoger Lu /* SPM_DV_CON_1 (0x10006000+0x690) */ 2247*ebb44440SRoger Lu #define SPM_DV_CON_1_LSB (1U << 0) /* 32b */ 2248*ebb44440SRoger Lu /* SPM_DV_STA (0x10006000+0x694) */ 2249*ebb44440SRoger Lu #define SPM_DV_STA_LSB (1U << 0) /* 32b */ 2250*ebb44440SRoger Lu /* CONN_XOWCN_DEBUG_EN (0x10006000+0x698) */ 2251*ebb44440SRoger Lu #define CONN_XOWCN_DEBUG_EN_LSB (1U << 0) /* 1b */ 2252*ebb44440SRoger Lu /* SPM_SEMA_M0 (0x10006000+0x69C) */ 2253*ebb44440SRoger Lu #define SPM_SEMA_M0_LSB (1U << 0) /* 8b */ 2254*ebb44440SRoger Lu /* SPM_SEMA_M1 (0x10006000+0x6A0) */ 2255*ebb44440SRoger Lu #define SPM_SEMA_M1_LSB (1U << 0) /* 8b */ 2256*ebb44440SRoger Lu /* SPM_SEMA_M2 (0x10006000+0x6A4) */ 2257*ebb44440SRoger Lu #define SPM_SEMA_M2_LSB (1U << 0) /* 8b */ 2258*ebb44440SRoger Lu /* SPM_SEMA_M3 (0x10006000+0x6A8) */ 2259*ebb44440SRoger Lu #define SPM_SEMA_M3_LSB (1U << 0) /* 8b */ 2260*ebb44440SRoger Lu /* SPM_SEMA_M4 (0x10006000+0x6AC) */ 2261*ebb44440SRoger Lu #define SPM_SEMA_M4_LSB (1U << 0) /* 8b */ 2262*ebb44440SRoger Lu /* SPM_SEMA_M5 (0x10006000+0x6B0) */ 2263*ebb44440SRoger Lu #define SPM_SEMA_M5_LSB (1U << 0) /* 8b */ 2264*ebb44440SRoger Lu /* SPM_SEMA_M6 (0x10006000+0x6B4) */ 2265*ebb44440SRoger Lu #define SPM_SEMA_M6_LSB (1U << 0) /* 8b */ 2266*ebb44440SRoger Lu /* SPM_SEMA_M7 (0x10006000+0x6B8) */ 2267*ebb44440SRoger Lu #define SPM_SEMA_M7_LSB (1U << 0) /* 8b */ 2268*ebb44440SRoger Lu /* SPM2ADSP_MAILBOX (0x10006000+0x6BC) */ 2269*ebb44440SRoger Lu #define SPM2ADSP_MAILBOX_LSB (1U << 0) /* 32b */ 2270*ebb44440SRoger Lu /* ADSP2SPM_MAILBOX (0x10006000+0x6C0) */ 2271*ebb44440SRoger Lu #define ADSP2SPM_MAILBOX_LSB (1U << 0) /* 32b */ 2272*ebb44440SRoger Lu /* SPM_ADSP_IRQ (0x10006000+0x6C4) */ 2273*ebb44440SRoger Lu #define SC_SPM2ADSP_WAKEUP_LSB (1U << 0) /* 1b */ 2274*ebb44440SRoger Lu #define SPM_ADSP_IRQ_SC_ADSP2SPM_WAKEUP_LSB (1U << 4) /* 1b */ 2275*ebb44440SRoger Lu /* SPM_MD32_IRQ (0x10006000+0x6C8) */ 2276*ebb44440SRoger Lu #define SC_SPM2SSPM_WAKEUP_LSB (1U << 0) /* 4b */ 2277*ebb44440SRoger Lu #define SPM_MD32_IRQ_SC_SSPM2SPM_WAKEUP_LSB (1U << 4) /* 4b */ 2278*ebb44440SRoger Lu /* SPM2PMCU_MAILBOX_0 (0x10006000+0x6CC) */ 2279*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_0_LSB (1U << 0) /* 32b */ 2280*ebb44440SRoger Lu /* SPM2PMCU_MAILBOX_1 (0x10006000+0x6D0) */ 2281*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_1_LSB (1U << 0) /* 32b */ 2282*ebb44440SRoger Lu /* SPM2PMCU_MAILBOX_2 (0x10006000+0x6D4) */ 2283*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_2_LSB (1U << 0) /* 32b */ 2284*ebb44440SRoger Lu /* SPM2PMCU_MAILBOX_3 (0x10006000+0x6D8) */ 2285*ebb44440SRoger Lu #define SPM2PMCU_MAILBOX_3_LSB (1U << 0) /* 32b */ 2286*ebb44440SRoger Lu /* PMCU2SPM_MAILBOX_0 (0x10006000+0x6DC) */ 2287*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_0_LSB (1U << 0) /* 32b */ 2288*ebb44440SRoger Lu /* PMCU2SPM_MAILBOX_1 (0x10006000+0x6E0) */ 2289*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_1_LSB (1U << 0) /* 32b */ 2290*ebb44440SRoger Lu /* PMCU2SPM_MAILBOX_2 (0x10006000+0x6E4) */ 2291*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_2_LSB (1U << 0) /* 32b */ 2292*ebb44440SRoger Lu /* PMCU2SPM_MAILBOX_3 (0x10006000+0x6E8) */ 2293*ebb44440SRoger Lu #define PMCU2SPM_MAILBOX_3_LSB (1U << 0) /* 32b */ 2294*ebb44440SRoger Lu /* UFS_PSRI_SW (0x10006000+0x6EC) */ 2295*ebb44440SRoger Lu #define UFS_PSRI_SW_LSB (1U << 0) /* 1b */ 2296*ebb44440SRoger Lu /* UFS_PSRI_SW_SET (0x10006000+0x6F0) */ 2297*ebb44440SRoger Lu #define UFS_PSRI_SW_SET_LSB (1U << 0) /* 1b */ 2298*ebb44440SRoger Lu /* UFS_PSRI_SW_CLR (0x10006000+0x6F4) */ 2299*ebb44440SRoger Lu #define UFS_PSRI_SW_CLR_LSB (1U << 0) /* 1b */ 2300*ebb44440SRoger Lu /* SPM_AP_SEMA (0x10006000+0x6F8) */ 2301*ebb44440SRoger Lu #define SPM_AP_SEMA_LSB (1U << 0) /* 1b */ 2302*ebb44440SRoger Lu /* SPM_SPM_SEMA (0x10006000+0x6FC) */ 2303*ebb44440SRoger Lu #define SPM_SPM_SEMA_LSB (1U << 0) /* 1b */ 2304*ebb44440SRoger Lu /* SPM_DVFS_CON (0x10006000+0x700) */ 2305*ebb44440SRoger Lu #define SPM_DVFS_CON_LSB (1U << 0) /* 32b */ 2306*ebb44440SRoger Lu /* SPM_DVFS_CON_STA (0x10006000+0x704) */ 2307*ebb44440SRoger Lu #define SPM_DVFS_CON_STA_LSB (1U << 0) /* 32b */ 2308*ebb44440SRoger Lu /* SPM_PMIC_SPMI_CON (0x10006000+0x708) */ 2309*ebb44440SRoger Lu #define SPM_PMIC_SPMI_CMD_LSB (1U << 0) /* 2b */ 2310*ebb44440SRoger Lu #define SPM_PMIC_SPMI_SLAVEID_LSB (1U << 2) /* 4b */ 2311*ebb44440SRoger Lu #define SPM_PMIC_SPMI_PMIFID_LSB (1U << 6) /* 1b */ 2312*ebb44440SRoger Lu #define SPM_PMIC_SPMI_DBCNT_LSB (1U << 7) /* 1b */ 2313*ebb44440SRoger Lu /* SPM_DVFS_CMD0 (0x10006000+0x710) */ 2314*ebb44440SRoger Lu #define SPM_DVFS_CMD0_LSB (1U << 0) /* 32b */ 2315*ebb44440SRoger Lu /* SPM_DVFS_CMD1 (0x10006000+0x714) */ 2316*ebb44440SRoger Lu #define SPM_DVFS_CMD1_LSB (1U << 0) /* 32b */ 2317*ebb44440SRoger Lu /* SPM_DVFS_CMD2 (0x10006000+0x718) */ 2318*ebb44440SRoger Lu #define SPM_DVFS_CMD2_LSB (1U << 0) /* 32b */ 2319*ebb44440SRoger Lu /* SPM_DVFS_CMD3 (0x10006000+0x71C) */ 2320*ebb44440SRoger Lu #define SPM_DVFS_CMD3_LSB (1U << 0) /* 32b */ 2321*ebb44440SRoger Lu /* SPM_DVFS_CMD4 (0x10006000+0x720) */ 2322*ebb44440SRoger Lu #define SPM_DVFS_CMD4_LSB (1U << 0) /* 32b */ 2323*ebb44440SRoger Lu /* SPM_DVFS_CMD5 (0x10006000+0x724) */ 2324*ebb44440SRoger Lu #define SPM_DVFS_CMD5_LSB (1U << 0) /* 32b */ 2325*ebb44440SRoger Lu /* SPM_DVFS_CMD6 (0x10006000+0x728) */ 2326*ebb44440SRoger Lu #define SPM_DVFS_CMD6_LSB (1U << 0) /* 32b */ 2327*ebb44440SRoger Lu /* SPM_DVFS_CMD7 (0x10006000+0x72C) */ 2328*ebb44440SRoger Lu #define SPM_DVFS_CMD7_LSB (1U << 0) /* 32b */ 2329*ebb44440SRoger Lu /* SPM_DVFS_CMD8 (0x10006000+0x730) */ 2330*ebb44440SRoger Lu #define SPM_DVFS_CMD8_LSB (1U << 0) /* 32b */ 2331*ebb44440SRoger Lu /* SPM_DVFS_CMD9 (0x10006000+0x734) */ 2332*ebb44440SRoger Lu #define SPM_DVFS_CMD9_LSB (1U << 0) /* 32b */ 2333*ebb44440SRoger Lu /* SPM_DVFS_CMD10 (0x10006000+0x738) */ 2334*ebb44440SRoger Lu #define SPM_DVFS_CMD10_LSB (1U << 0) /* 32b */ 2335*ebb44440SRoger Lu /* SPM_DVFS_CMD11 (0x10006000+0x73C) */ 2336*ebb44440SRoger Lu #define SPM_DVFS_CMD11_LSB (1U << 0) /* 32b */ 2337*ebb44440SRoger Lu /* SPM_DVFS_CMD12 (0x10006000+0x740) */ 2338*ebb44440SRoger Lu #define SPM_DVFS_CMD12_LSB (1U << 0) /* 32b */ 2339*ebb44440SRoger Lu /* SPM_DVFS_CMD13 (0x10006000+0x744) */ 2340*ebb44440SRoger Lu #define SPM_DVFS_CMD13_LSB (1U << 0) /* 32b */ 2341*ebb44440SRoger Lu /* SPM_DVFS_CMD14 (0x10006000+0x748) */ 2342*ebb44440SRoger Lu #define SPM_DVFS_CMD14_LSB (1U << 0) /* 32b */ 2343*ebb44440SRoger Lu /* SPM_DVFS_CMD15 (0x10006000+0x74C) */ 2344*ebb44440SRoger Lu #define SPM_DVFS_CMD15_LSB (1U << 0) /* 32b */ 2345*ebb44440SRoger Lu /* SPM_DVFS_CMD16 (0x10006000+0x750) */ 2346*ebb44440SRoger Lu #define SPM_DVFS_CMD16_LSB (1U << 0) /* 32b */ 2347*ebb44440SRoger Lu /* SPM_DVFS_CMD17 (0x10006000+0x754) */ 2348*ebb44440SRoger Lu #define SPM_DVFS_CMD17_LSB (1U << 0) /* 32b */ 2349*ebb44440SRoger Lu /* SPM_DVFS_CMD18 (0x10006000+0x758) */ 2350*ebb44440SRoger Lu #define SPM_DVFS_CMD18_LSB (1U << 0) /* 32b */ 2351*ebb44440SRoger Lu /* SPM_DVFS_CMD19 (0x10006000+0x75C) */ 2352*ebb44440SRoger Lu #define SPM_DVFS_CMD19_LSB (1U << 0) /* 32b */ 2353*ebb44440SRoger Lu /* SPM_DVFS_CMD20 (0x10006000+0x760) */ 2354*ebb44440SRoger Lu #define SPM_DVFS_CMD20_LSB (1U << 0) /* 32b */ 2355*ebb44440SRoger Lu /* SPM_DVFS_CMD21 (0x10006000+0x764) */ 2356*ebb44440SRoger Lu #define SPM_DVFS_CMD21_LSB (1U << 0) /* 32b */ 2357*ebb44440SRoger Lu /* SPM_DVFS_CMD22 (0x10006000+0x768) */ 2358*ebb44440SRoger Lu #define SPM_DVFS_CMD22_LSB (1U << 0) /* 32b */ 2359*ebb44440SRoger Lu /* SPM_DVFS_CMD23 (0x10006000+0x76C) */ 2360*ebb44440SRoger Lu #define SPM_DVFS_CMD23_LSB (1U << 0) /* 32b */ 2361*ebb44440SRoger Lu /* SYS_TIMER_VALUE_L (0x10006000+0x770) */ 2362*ebb44440SRoger Lu #define SYS_TIMER_VALUE_L_LSB (1U << 0) /* 32b */ 2363*ebb44440SRoger Lu /* SYS_TIMER_VALUE_H (0x10006000+0x774) */ 2364*ebb44440SRoger Lu #define SYS_TIMER_VALUE_H_LSB (1U << 0) /* 32b */ 2365*ebb44440SRoger Lu /* SYS_TIMER_START_L (0x10006000+0x778) */ 2366*ebb44440SRoger Lu #define SYS_TIMER_START_L_LSB (1U << 0) /* 32b */ 2367*ebb44440SRoger Lu /* SYS_TIMER_START_H (0x10006000+0x77C) */ 2368*ebb44440SRoger Lu #define SYS_TIMER_START_H_LSB (1U << 0) /* 32b */ 2369*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_00 (0x10006000+0x780) */ 2370*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_00_LSB (1U << 0) /* 32b */ 2371*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_00 (0x10006000+0x784) */ 2372*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_00_LSB (1U << 0) /* 32b */ 2373*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_01 (0x10006000+0x788) */ 2374*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_01_LSB (1U << 0) /* 32b */ 2375*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_01 (0x10006000+0x78C) */ 2376*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_01_LSB (1U << 0) /* 32b */ 2377*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_02 (0x10006000+0x790) */ 2378*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_02_LSB (1U << 0) /* 32b */ 2379*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_02 (0x10006000+0x794) */ 2380*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_02_LSB (1U << 0) /* 32b */ 2381*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_03 (0x10006000+0x798) */ 2382*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_03_LSB (1U << 0) /* 32b */ 2383*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_03 (0x10006000+0x79C) */ 2384*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_03_LSB (1U << 0) /* 32b */ 2385*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_04 (0x10006000+0x7A0) */ 2386*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_04_LSB (1U << 0) /* 32b */ 2387*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_04 (0x10006000+0x7A4) */ 2388*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_04_LSB (1U << 0) /* 32b */ 2389*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_05 (0x10006000+0x7A8) */ 2390*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_05_LSB (1U << 0) /* 32b */ 2391*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_05 (0x10006000+0x7AC) */ 2392*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_05_LSB (1U << 0) /* 32b */ 2393*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_06 (0x10006000+0x7B0) */ 2394*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_06_LSB (1U << 0) /* 32b */ 2395*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_06 (0x10006000+0x7B4) */ 2396*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_06_LSB (1U << 0) /* 32b */ 2397*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_07 (0x10006000+0x7B8) */ 2398*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_07_LSB (1U << 0) /* 32b */ 2399*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_07 (0x10006000+0x7BC) */ 2400*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_07_LSB (1U << 0) /* 32b */ 2401*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_08 (0x10006000+0x7C0) */ 2402*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_08_LSB (1U << 0) /* 32b */ 2403*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_08 (0x10006000+0x7C4) */ 2404*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_08_LSB (1U << 0) /* 32b */ 2405*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_09 (0x10006000+0x7C8) */ 2406*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_09_LSB (1U << 0) /* 32b */ 2407*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_09 (0x10006000+0x7CC) */ 2408*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_09_LSB (1U << 0) /* 32b */ 2409*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_10 (0x10006000+0x7D0) */ 2410*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_10_LSB (1U << 0) /* 32b */ 2411*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_10 (0x10006000+0x7D4) */ 2412*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_10_LSB (1U << 0) /* 32b */ 2413*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_11 (0x10006000+0x7D8) */ 2414*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_11_LSB (1U << 0) /* 32b */ 2415*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_11 (0x10006000+0x7DC) */ 2416*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_11_LSB (1U << 0) /* 32b */ 2417*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_12 (0x10006000+0x7E0) */ 2418*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_12_LSB (1U << 0) /* 32b */ 2419*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_12 (0x10006000+0x7E4) */ 2420*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_12_LSB (1U << 0) /* 32b */ 2421*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_13 (0x10006000+0x7E8) */ 2422*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_13_LSB (1U << 0) /* 32b */ 2423*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_13 (0x10006000+0x7EC) */ 2424*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_13_LSB (1U << 0) /* 32b */ 2425*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_14 (0x10006000+0x7F0) */ 2426*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_14_LSB (1U << 0) /* 32b */ 2427*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_14 (0x10006000+0x7F4) */ 2428*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_14_LSB (1U << 0) /* 32b */ 2429*ebb44440SRoger Lu /* SYS_TIMER_LATCH_L_15 (0x10006000+0x7F8) */ 2430*ebb44440SRoger Lu #define SYS_TIMER_LATCH_L_15_LSB (1U << 0) /* 32b */ 2431*ebb44440SRoger Lu /* SYS_TIMER_LATCH_H_15 (0x10006000+0x7FC) */ 2432*ebb44440SRoger Lu #define SYS_TIMER_LATCH_H_15_LSB (1U << 0) /* 32b */ 2433*ebb44440SRoger Lu /* PCM_WDT_LATCH_0 (0x10006000+0x800) */ 2434*ebb44440SRoger Lu #define PCM_WDT_LATCH_0_LSB (1U << 0) /* 32b */ 2435*ebb44440SRoger Lu /* PCM_WDT_LATCH_1 (0x10006000+0x804) */ 2436*ebb44440SRoger Lu #define PCM_WDT_LATCH_1_LSB (1U << 0) /* 32b */ 2437*ebb44440SRoger Lu /* PCM_WDT_LATCH_2 (0x10006000+0x808) */ 2438*ebb44440SRoger Lu #define PCM_WDT_LATCH_2_LSB (1U << 0) /* 32b */ 2439*ebb44440SRoger Lu /* PCM_WDT_LATCH_3 (0x10006000+0x80C) */ 2440*ebb44440SRoger Lu #define PCM_WDT_LATCH_3_LSB (1U << 0) /* 32b */ 2441*ebb44440SRoger Lu /* PCM_WDT_LATCH_4 (0x10006000+0x810) */ 2442*ebb44440SRoger Lu #define PCM_WDT_LATCH_4_LSB (1U << 0) /* 32b */ 2443*ebb44440SRoger Lu /* PCM_WDT_LATCH_5 (0x10006000+0x814) */ 2444*ebb44440SRoger Lu #define PCM_WDT_LATCH_5_LSB (1U << 0) /* 32b */ 2445*ebb44440SRoger Lu /* PCM_WDT_LATCH_6 (0x10006000+0x818) */ 2446*ebb44440SRoger Lu #define PCM_WDT_LATCH_6_LSB (1U << 0) /* 32b */ 2447*ebb44440SRoger Lu /* PCM_WDT_LATCH_7 (0x10006000+0x81C) */ 2448*ebb44440SRoger Lu #define PCM_WDT_LATCH_7_LSB (1U << 0) /* 32b */ 2449*ebb44440SRoger Lu /* PCM_WDT_LATCH_8 (0x10006000+0x820) */ 2450*ebb44440SRoger Lu #define PCM_WDT_LATCH_8_LSB (1U << 0) /* 32b */ 2451*ebb44440SRoger Lu /* PCM_WDT_LATCH_9 (0x10006000+0x824) */ 2452*ebb44440SRoger Lu #define PCM_WDT_LATCH_9_LSB (1U << 0) /* 32b */ 2453*ebb44440SRoger Lu /* PCM_WDT_LATCH_10 (0x10006000+0x828) */ 2454*ebb44440SRoger Lu #define PCM_WDT_LATCH_10_LSB (1U << 0) /* 32b */ 2455*ebb44440SRoger Lu /* PCM_WDT_LATCH_11 (0x10006000+0x82C) */ 2456*ebb44440SRoger Lu #define PCM_WDT_LATCH_11_LSB (1U << 0) /* 32b */ 2457*ebb44440SRoger Lu /* PCM_WDT_LATCH_12 (0x10006000+0x830) */ 2458*ebb44440SRoger Lu #define PCM_WDT_LATCH_12_LSB (1U << 0) /* 32b */ 2459*ebb44440SRoger Lu /* PCM_WDT_LATCH_13 (0x10006000+0x834) */ 2460*ebb44440SRoger Lu #define PCM_WDT_LATCH_13_LSB (1U << 0) /* 32b */ 2461*ebb44440SRoger Lu /* PCM_WDT_LATCH_14 (0x10006000+0x838) */ 2462*ebb44440SRoger Lu #define PCM_WDT_LATCH_14_LSB (1U << 0) /* 32b */ 2463*ebb44440SRoger Lu /* PCM_WDT_LATCH_15 (0x10006000+0x83C) */ 2464*ebb44440SRoger Lu #define PCM_WDT_LATCH_15_LSB (1U << 0) /* 32b */ 2465*ebb44440SRoger Lu /* PCM_WDT_LATCH_16 (0x10006000+0x840) */ 2466*ebb44440SRoger Lu #define PCM_WDT_LATCH_16_LSB (1U << 0) /* 32b */ 2467*ebb44440SRoger Lu /* PCM_WDT_LATCH_17 (0x10006000+0x844) */ 2468*ebb44440SRoger Lu #define PCM_WDT_LATCH_17_LSB (1U << 0) /* 32b */ 2469*ebb44440SRoger Lu /* PCM_WDT_LATCH_18 (0x10006000+0x848) */ 2470*ebb44440SRoger Lu #define PCM_WDT_LATCH_18_LSB (1U << 0) /* 32b */ 2471*ebb44440SRoger Lu /* PCM_WDT_LATCH_SPARE_0 (0x10006000+0x84C) */ 2472*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_0_LSB (1U << 0) /* 32b */ 2473*ebb44440SRoger Lu /* PCM_WDT_LATCH_SPARE_1 (0x10006000+0x850) */ 2474*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_1_LSB (1U << 0) /* 32b */ 2475*ebb44440SRoger Lu /* PCM_WDT_LATCH_SPARE_2 (0x10006000+0x854) */ 2476*ebb44440SRoger Lu #define PCM_WDT_LATCH_SPARE_2_LSB (1U << 0) /* 32b */ 2477*ebb44440SRoger Lu /* PCM_WDT_LATCH_CONN_0 (0x10006000+0x870) */ 2478*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_0_LSB (1U << 0) /* 32b */ 2479*ebb44440SRoger Lu /* PCM_WDT_LATCH_CONN_1 (0x10006000+0x874) */ 2480*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_1_LSB (1U << 0) /* 32b */ 2481*ebb44440SRoger Lu /* PCM_WDT_LATCH_CONN_2 (0x10006000+0x878) */ 2482*ebb44440SRoger Lu #define PCM_WDT_LATCH_CONN_2_LSB (1U << 0) /* 32b */ 2483*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_0 (0x10006000+0x8A0) */ 2484*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_0_LSB (1U << 0) /* 32b */ 2485*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_1 (0x10006000+0x8A4) */ 2486*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_1_LSB (1U << 0) /* 32b */ 2487*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_2 (0x10006000+0x8A8) */ 2488*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_2_LSB (1U << 0) /* 32b */ 2489*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_3 (0x10006000+0x8AC) */ 2490*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_3_LSB (1U << 0) /* 32b */ 2491*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_4 (0x10006000+0x8B0) */ 2492*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_4_LSB (1U << 0) /* 32b */ 2493*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_5 (0x10006000+0x8B4) */ 2494*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_5_LSB (1U << 0) /* 32b */ 2495*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_CH0_6 (0x10006000+0x8B8) */ 2496*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_CH0_6_LSB (1U << 0) /* 32b */ 2497*ebb44440SRoger Lu /* DRAMC_GATING_ERR_LATCH_SPARE_0 (0x10006000+0x8F4) */ 2498*ebb44440SRoger Lu #define DRAMC_GATING_ERR_LATCH_SPARE_0_LSB (1U << 0) /* 32b */ 2499*ebb44440SRoger Lu /* SPM_ACK_CHK_CON_0 (0x10006000+0x900) */ 2500*ebb44440SRoger Lu #define SPM_ACK_CHK_SW_EN_0_LSB (1U << 0) /* 1b */ 2501*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_ALL_0_LSB (1U << 1) /* 1b */ 2502*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_TIMER_0_LSB (1U << 2) /* 1b */ 2503*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_IRQ_0_LSB (1U << 3) /* 1b */ 2504*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_EN_0_LSB (1U << 4) /* 1b */ 2505*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_EN_0_LSB (1U << 5) /* 1b */ 2506*ebb44440SRoger Lu #define SPM_ACK_CHK_WDT_EN_0_LSB (1U << 6) /* 1b */ 2507*ebb44440SRoger Lu #define SPM_ACK_CHK_LOCK_PC_TRACE_EN_0_LSB (1U << 7) /* 1b */ 2508*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_EN_0_LSB (1U << 8) /* 1b */ 2509*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_MODE_0_LSB (1U << 9) /* 3b */ 2510*ebb44440SRoger Lu #define SPM_ACK_CHK_FAIL_0_LSB (1U << 15) /* 1b */ 2511*ebb44440SRoger Lu /* SPM_ACK_CHK_PC_0 (0x10006000+0x904) */ 2512*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_PC_VAL_0_LSB (1U << 0) /* 16b */ 2513*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_PC_VAL_0_LSB (1U << 16) /* 16b */ 2514*ebb44440SRoger Lu /* SPM_ACK_CHK_SEL_0 (0x10006000+0x908) */ 2515*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_SIGNAL_SEL_0_LSB (1U << 0) /* 5b */ 2516*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_GROUP_SEL_0_LSB (1U << 5) /* 3b */ 2517*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_SIGNAL_SEL_0_LSB (1U << 16) /* 5b */ 2518*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_GROUP_SEL_0_LSB (1U << 21) /* 3b */ 2519*ebb44440SRoger Lu /* SPM_ACK_CHK_TIMER_0 (0x10006000+0x90C) */ 2520*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_VAL_0_LSB (1U << 0) /* 16b */ 2521*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_0_LSB (1U << 16) /* 16b */ 2522*ebb44440SRoger Lu /* SPM_ACK_CHK_STA_0 (0x10006000+0x910) */ 2523*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_0_LSB (1U << 0) /* 32b */ 2524*ebb44440SRoger Lu /* SPM_ACK_CHK_SWINT_0 (0x10006000+0x914) */ 2525*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_EN_0_LSB (1U << 0) /* 32b */ 2526*ebb44440SRoger Lu /* SPM_ACK_CHK_CON_1 (0x10006000+0x920) */ 2527*ebb44440SRoger Lu #define SPM_ACK_CHK_SW_EN_1_LSB (1U << 0) /* 1b */ 2528*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_ALL_1_LSB (1U << 1) /* 1b */ 2529*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_TIMER_1_LSB (1U << 2) /* 1b */ 2530*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_IRQ_1_LSB (1U << 3) /* 1b */ 2531*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_EN_1_LSB (1U << 4) /* 1b */ 2532*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_EN_1_LSB (1U << 5) /* 1b */ 2533*ebb44440SRoger Lu #define SPM_ACK_CHK_WDT_EN_1_LSB (1U << 6) /* 1b */ 2534*ebb44440SRoger Lu #define SPM_ACK_CHK_LOCK_PC_TRACE_EN_1_LSB (1U << 7) /* 1b */ 2535*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_EN_1_LSB (1U << 8) /* 1b */ 2536*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_MODE_1_LSB (1U << 9) /* 3b */ 2537*ebb44440SRoger Lu #define SPM_ACK_CHK_FAIL_1_LSB (1U << 15) /* 1b */ 2538*ebb44440SRoger Lu /* SPM_ACK_CHK_PC_1 (0x10006000+0x924) */ 2539*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_PC_VAL_1_LSB (1U << 0) /* 16b */ 2540*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_PC_VAL_1_LSB (1U << 16) /* 16b */ 2541*ebb44440SRoger Lu /* SPM_ACK_CHK_SEL_1 (0x10006000+0x928) */ 2542*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_SIGNAL_SEL_1_LSB (1U << 0) /* 5b */ 2543*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_GROUP_SEL_1_LSB (1U << 5) /* 3b */ 2544*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_SIGNAL_SEL_1_LSB (1U << 16) /* 5b */ 2545*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_GROUP_SEL_1_LSB (1U << 21) /* 3b */ 2546*ebb44440SRoger Lu /* SPM_ACK_CHK_TIMER_1 (0x10006000+0x92C) */ 2547*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_VAL_1_LSB (1U << 0) /* 16b */ 2548*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_1_LSB (1U << 16) /* 16b */ 2549*ebb44440SRoger Lu /* SPM_ACK_CHK_STA_1 (0x10006000+0x930) */ 2550*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_1_LSB (1U << 0) /* 32b */ 2551*ebb44440SRoger Lu /* SPM_ACK_CHK_SWINT_1 (0x10006000+0x934) */ 2552*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_EN_1_LSB (1U << 0) /* 32b */ 2553*ebb44440SRoger Lu /* SPM_ACK_CHK_CON_2 (0x10006000+0x940) */ 2554*ebb44440SRoger Lu #define SPM_ACK_CHK_SW_EN_2_LSB (1U << 0) /* 1b */ 2555*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_ALL_2_LSB (1U << 1) /* 1b */ 2556*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_TIMER_2_LSB (1U << 2) /* 1b */ 2557*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_IRQ_2_LSB (1U << 3) /* 1b */ 2558*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_EN_2_LSB (1U << 4) /* 1b */ 2559*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_EN_2_LSB (1U << 5) /* 1b */ 2560*ebb44440SRoger Lu #define SPM_ACK_CHK_WDT_EN_2_LSB (1U << 6) /* 1b */ 2561*ebb44440SRoger Lu #define SPM_ACK_CHK_LOCK_PC_TRACE_EN_2_LSB (1U << 7) /* 1b */ 2562*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_EN_2_LSB (1U << 8) /* 1b */ 2563*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_MODE_2_LSB (1U << 9) /* 3b */ 2564*ebb44440SRoger Lu #define SPM_ACK_CHK_FAIL_2_LSB (1U << 15) /* 1b */ 2565*ebb44440SRoger Lu /* SPM_ACK_CHK_PC_2 (0x10006000+0x944) */ 2566*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_PC_VAL_2_LSB (1U << 0) /* 16b */ 2567*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_PC_VAL_2_LSB (1U << 16) /* 16b */ 2568*ebb44440SRoger Lu /* SPM_ACK_CHK_SEL_2 (0x10006000+0x948) */ 2569*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_SIGNAL_SEL_2_LSB (1U << 0) /* 5b */ 2570*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_GROUP_SEL_2_LSB (1U << 5) /* 3b */ 2571*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_SIGNAL_SEL_2_LSB (1U << 16) /* 5b */ 2572*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_GROUP_SEL_2_LSB (1U << 21) /* 3b */ 2573*ebb44440SRoger Lu /* SPM_ACK_CHK_TIMER_2 (0x10006000+0x94C) */ 2574*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_VAL_2_LSB (1U << 0) /* 16b */ 2575*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_2_LSB (1U << 16) /* 16b */ 2576*ebb44440SRoger Lu /* SPM_ACK_CHK_STA_2 (0x10006000+0x950) */ 2577*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_2_LSB (1U << 0) /* 32b */ 2578*ebb44440SRoger Lu /* SPM_ACK_CHK_SWINT_2 (0x10006000+0x954) */ 2579*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_EN_2_LSB (1U << 0) /* 32b */ 2580*ebb44440SRoger Lu /* SPM_ACK_CHK_CON_3 (0x10006000+0x960) */ 2581*ebb44440SRoger Lu #define SPM_ACK_CHK_SW_EN_3_LSB (1U << 0) /* 1b */ 2582*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_ALL_3_LSB (1U << 1) /* 1b */ 2583*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_TIMER_3_LSB (1U << 2) /* 1b */ 2584*ebb44440SRoger Lu #define SPM_ACK_CHK_CLR_IRQ_3_LSB (1U << 3) /* 1b */ 2585*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_EN_3_LSB (1U << 4) /* 1b */ 2586*ebb44440SRoger Lu #define SPM_ACK_CHK_WAKEUP_EN_3_LSB (1U << 5) /* 1b */ 2587*ebb44440SRoger Lu #define SPM_ACK_CHK_WDT_EN_3_LSB (1U << 6) /* 1b */ 2588*ebb44440SRoger Lu #define SPM_ACK_CHK_LOCK_PC_TRACE_EN_3_LSB (1U << 7) /* 1b */ 2589*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_EN_3_LSB (1U << 8) /* 1b */ 2590*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_MODE_3_LSB (1U << 9) /* 3b */ 2591*ebb44440SRoger Lu #define SPM_ACK_CHK_FAIL_3_LSB (1U << 15) /* 1b */ 2592*ebb44440SRoger Lu /* SPM_ACK_CHK_PC_3 (0x10006000+0x964) */ 2593*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_PC_VAL_3_LSB (1U << 0) /* 16b */ 2594*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_PC_VAL_3_LSB (1U << 16) /* 16b */ 2595*ebb44440SRoger Lu /* SPM_ACK_CHK_SEL_3 (0x10006000+0x968) */ 2596*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_SIGNAL_SEL_3_LSB (1U << 0) /* 5b */ 2597*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TRIG_GROUP_SEL_3_LSB (1U << 5) /* 3b */ 2598*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_SIGNAL_SEL_3_LSB (1U << 16) /* 5b */ 2599*ebb44440SRoger Lu #define SPM_ACK_CHK_HW_TARG_GROUP_SEL_3_LSB (1U << 21) /* 3b */ 2600*ebb44440SRoger Lu /* SPM_ACK_CHK_TIMER_3 (0x10006000+0x96C) */ 2601*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_VAL_3_LSB (1U << 0) /* 16b */ 2602*ebb44440SRoger Lu #define SPM_ACK_CHK_TIMER_3_LSB (1U << 16) /* 16b */ 2603*ebb44440SRoger Lu /* SPM_ACK_CHK_STA_3 (0x10006000+0x970) */ 2604*ebb44440SRoger Lu #define SPM_ACK_CHK_STA_3_LSB (1U << 0) /* 32b */ 2605*ebb44440SRoger Lu /* SPM_ACK_CHK_SWINT_3 (0x10006000+0x974) */ 2606*ebb44440SRoger Lu #define SPM_ACK_CHK_SWINT_EN_3_LSB (1U << 0) /* 32b */ 2607*ebb44440SRoger Lu /* SPM_COUNTER_0 (0x10006000+0x978) */ 2608*ebb44440SRoger Lu #define SPM_COUNTER_VAL_0_LSB (1U << 0) /* 14b */ 2609*ebb44440SRoger Lu #define SPM_COUNTER_OUT_0_LSB (1U << 14) /* 14b */ 2610*ebb44440SRoger Lu #define SPM_COUNTER_EN_0_LSB (1U << 28) /* 1b */ 2611*ebb44440SRoger Lu #define SPM_COUNTER_CLR_0_LSB (1U << 29) /* 1b */ 2612*ebb44440SRoger Lu #define SPM_COUNTER_TIMEOUT_0_LSB (1U << 30) /* 1b */ 2613*ebb44440SRoger Lu #define SPM_COUNTER_WAKEUP_EN_0_LSB (1U << 31) /* 1b */ 2614*ebb44440SRoger Lu /* SPM_COUNTER_1 (0x10006000+0x97C) */ 2615*ebb44440SRoger Lu #define SPM_COUNTER_VAL_1_LSB (1U << 0) /* 14b */ 2616*ebb44440SRoger Lu #define SPM_COUNTER_OUT_1_LSB (1U << 14) /* 14b */ 2617*ebb44440SRoger Lu #define SPM_COUNTER_EN_1_LSB (1U << 28) /* 1b */ 2618*ebb44440SRoger Lu #define SPM_COUNTER_CLR_1_LSB (1U << 29) /* 1b */ 2619*ebb44440SRoger Lu #define SPM_COUNTER_TIMEOUT_1_LSB (1U << 30) /* 1b */ 2620*ebb44440SRoger Lu #define SPM_COUNTER_WAKEUP_EN_1_LSB (1U << 31) /* 1b */ 2621*ebb44440SRoger Lu /* SPM_COUNTER_2 (0x10006000+0x980) */ 2622*ebb44440SRoger Lu #define SPM_COUNTER_VAL_2_LSB (1U << 0) /* 14b */ 2623*ebb44440SRoger Lu #define SPM_COUNTER_OUT_2_LSB (1U << 14) /* 14b */ 2624*ebb44440SRoger Lu #define SPM_COUNTER_EN_2_LSB (1U << 28) /* 1b */ 2625*ebb44440SRoger Lu #define SPM_COUNTER_CLR_2_LSB (1U << 29) /* 1b */ 2626*ebb44440SRoger Lu #define SPM_COUNTER_TIMEOUT_2_LSB (1U << 30) /* 1b */ 2627*ebb44440SRoger Lu #define SPM_COUNTER_WAKEUP_EN_2_LSB (1U << 31) /* 1b */ 2628*ebb44440SRoger Lu /* SYS_TIMER_CON (0x10006000+0x98C) */ 2629*ebb44440SRoger Lu #define SYS_TIMER_START_EN_LSB (1U << 0) /* 1b */ 2630*ebb44440SRoger Lu #define SYS_TIMER_LATCH_EN_LSB (1U << 1) /* 1b */ 2631*ebb44440SRoger Lu #define SYS_TIMER_ID_LSB (1U << 8) /* 8b */ 2632*ebb44440SRoger Lu #define SYS_TIMER_VALID_LSB (1U << 31) /* 1b */ 2633*ebb44440SRoger Lu /* RC_FSM_STA_0 (0x10006000+0xE00) */ 2634*ebb44440SRoger Lu #define RC_FSM_STA_0_LSB (1U << 0) /* 32b */ 2635*ebb44440SRoger Lu /* RC_CMD_STA_0 (0x10006000+0xE04) */ 2636*ebb44440SRoger Lu #define RC_CMD_STA_0_LSB (1U << 0) /* 32b */ 2637*ebb44440SRoger Lu /* RC_CMD_STA_1 (0x10006000+0xE08) */ 2638*ebb44440SRoger Lu #define RC_CMD_STA_1_LSB (1U << 0) /* 32b */ 2639*ebb44440SRoger Lu /* RC_SPI_STA_0 (0x10006000+0xE0C) */ 2640*ebb44440SRoger Lu #define RC_SPI_STA_0_LSB (1U << 0) /* 32b */ 2641*ebb44440SRoger Lu /* RC_PI_PO_STA_0 (0x10006000+0xE10) */ 2642*ebb44440SRoger Lu #define RC_PI_PO_STA_0_LSB (1U << 0) /* 32b */ 2643*ebb44440SRoger Lu /* RC_M00_REQ_STA_0 (0x10006000+0xE14) */ 2644*ebb44440SRoger Lu #define RC_M00_REQ_STA_0_LSB (1U << 0) /* 32b */ 2645*ebb44440SRoger Lu /* RC_M01_REQ_STA_0 (0x10006000+0xE1C) */ 2646*ebb44440SRoger Lu #define RC_M01_REQ_STA_0_LSB (1U << 0) /* 32b */ 2647*ebb44440SRoger Lu /* RC_M02_REQ_STA_0 (0x10006000+0xE20) */ 2648*ebb44440SRoger Lu #define RC_M02_REQ_STA_0_LSB (1U << 0) /* 32b */ 2649*ebb44440SRoger Lu /* RC_M03_REQ_STA_0 (0x10006000+0xE24) */ 2650*ebb44440SRoger Lu #define RC_M03_REQ_STA_0_LSB (1U << 0) /* 32b */ 2651*ebb44440SRoger Lu /* RC_M04_REQ_STA_0 (0x10006000+0xE28) */ 2652*ebb44440SRoger Lu #define RC_M04_REQ_STA_0_LSB (1U << 0) /* 32b */ 2653*ebb44440SRoger Lu /* RC_M05_REQ_STA_0 (0x10006000+0xE2C) */ 2654*ebb44440SRoger Lu #define RC_M05_REQ_STA_0_LSB (1U << 0) /* 32b */ 2655*ebb44440SRoger Lu /* RC_M06_REQ_STA_0 (0x10006000+0xE30) */ 2656*ebb44440SRoger Lu #define RC_M06_REQ_STA_0_LSB (1U << 0) /* 32b */ 2657*ebb44440SRoger Lu /* RC_M07_REQ_STA_0 (0x10006000+0xE34) */ 2658*ebb44440SRoger Lu #define RC_M07_REQ_STA_0_LSB (1U << 0) /* 32b */ 2659*ebb44440SRoger Lu /* RC_M08_REQ_STA_0 (0x10006000+0xE38) */ 2660*ebb44440SRoger Lu #define RC_M08_REQ_STA_0_LSB (1U << 0) /* 32b */ 2661*ebb44440SRoger Lu /* RC_M09_REQ_STA_0 (0x10006000+0xE3C) */ 2662*ebb44440SRoger Lu #define RC_M09_REQ_STA_0_LSB (1U << 0) /* 32b */ 2663*ebb44440SRoger Lu /* RC_M10_REQ_STA_0 (0x10006000+0xE40) */ 2664*ebb44440SRoger Lu #define RC_M10_REQ_STA_0_LSB (1U << 0) /* 32b */ 2665*ebb44440SRoger Lu /* RC_M11_REQ_STA_0 (0x10006000+0xE44) */ 2666*ebb44440SRoger Lu #define RC_M11_REQ_STA_0_LSB (1U << 0) /* 32b */ 2667*ebb44440SRoger Lu /* RC_M12_REQ_STA_0 (0x10006000+0xE48) */ 2668*ebb44440SRoger Lu #define RC_M12_REQ_STA_0_LSB (1U << 0) /* 32b */ 2669*ebb44440SRoger Lu /* RC_DEBUG_STA_0 (0x10006000+0xE4C) */ 2670*ebb44440SRoger Lu #define RC_DEBUG_STA_0_LSB (1U << 0) /* 32b */ 2671*ebb44440SRoger Lu /* RC_DEBUG_TRACE_0_LSB (0x10006000+0xE50) */ 2672*ebb44440SRoger Lu #define RO_PMRC_TRACE_00_LSB_LSB (1U << 0) /* 32b */ 2673*ebb44440SRoger Lu /* RC_DEBUG_TRACE_0_MSB (0x10006000+0xE54) */ 2674*ebb44440SRoger Lu #define RO_PMRC_TRACE_00_MSB_LSB (1U << 0) /* 32b */ 2675*ebb44440SRoger Lu /* RC_DEBUG_TRACE_1_LSB (0x10006000+0xE5C) */ 2676*ebb44440SRoger Lu #define RO_PMRC_TRACE_01_LSB_LSB (1U << 0) /* 32b */ 2677*ebb44440SRoger Lu /* RC_DEBUG_TRACE_1_MSB (0x10006000+0xE60) */ 2678*ebb44440SRoger Lu #define RO_PMRC_TRACE_01_MSB_LSB (1U << 0) /* 32b */ 2679*ebb44440SRoger Lu /* RC_DEBUG_TRACE_2_LSB (0x10006000+0xE64) */ 2680*ebb44440SRoger Lu #define RO_PMRC_TRACE_02_LSB_LSB (1U << 0) /* 32b */ 2681*ebb44440SRoger Lu /* RC_DEBUG_TRACE_2_MSB (0x10006000+0xE6C) */ 2682*ebb44440SRoger Lu #define RO_PMRC_TRACE_02_MSB_LSB (1U << 0) /* 32b */ 2683*ebb44440SRoger Lu /* RC_DEBUG_TRACE_3_LSB (0x10006000+0xE70) */ 2684*ebb44440SRoger Lu #define RO_PMRC_TRACE_03_LSB_LSB (1U << 0) /* 32b */ 2685*ebb44440SRoger Lu /* RC_DEBUG_TRACE_3_MSB (0x10006000+0xE74) */ 2686*ebb44440SRoger Lu #define RO_PMRC_TRACE_03_MSB_LSB (1U << 0) /* 32b */ 2687*ebb44440SRoger Lu /* RC_DEBUG_TRACE_4_LSB (0x10006000+0xE78) */ 2688*ebb44440SRoger Lu #define RO_PMRC_TRACE_04_LSB_LSB (1U << 0) /* 32b */ 2689*ebb44440SRoger Lu /* RC_DEBUG_TRACE_4_MSB (0x10006000+0xE7C) */ 2690*ebb44440SRoger Lu #define RO_PMRC_TRACE_04_MSB_LSB (1U << 0) /* 32b */ 2691*ebb44440SRoger Lu /* RC_DEBUG_TRACE_5_LSB (0x10006000+0xE80) */ 2692*ebb44440SRoger Lu #define RO_PMRC_TRACE_05_LSB_LSB (1U << 0) /* 32b */ 2693*ebb44440SRoger Lu /* RC_DEBUG_TRACE_5_MSB (0x10006000+0xE84) */ 2694*ebb44440SRoger Lu #define RO_PMRC_TRACE_05_MSB_LSB (1U << 0) /* 32b */ 2695*ebb44440SRoger Lu /* RC_DEBUG_TRACE_6_LSB (0x10006000+0xE88) */ 2696*ebb44440SRoger Lu #define RO_PMRC_TRACE_06_LSB_LSB (1U << 0) /* 32b */ 2697*ebb44440SRoger Lu /* RC_DEBUG_TRACE_6_MSB (0x10006000+0xE8C) */ 2698*ebb44440SRoger Lu #define RO_PMRC_TRACE_06_MSB_LSB (1U << 0) /* 32b */ 2699*ebb44440SRoger Lu /* RC_DEBUG_TRACE_7_LSB (0x10006000+0xE90) */ 2700*ebb44440SRoger Lu #define RO_PMRC_TRACE_07_LSB_LSB (1U << 0) /* 32b */ 2701*ebb44440SRoger Lu /* RC_DEBUG_TRACE_7_MSB (0x10006000+0xE94) */ 2702*ebb44440SRoger Lu #define RO_PMRC_TRACE_07_MSB_LSB (1U << 0) /* 32b */ 2703*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_0_LSB (0x10006000+0xE98) */ 2704*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_00_LSB (1U << 0) /* 32b */ 2705*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_0_MSB (0x10006000+0xE9C) */ 2706*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_00_LSB (1U << 0) /* 32b */ 2707*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_1_LSB (0x10006000+0xEA0) */ 2708*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_01_LSB (1U << 0) /* 32b */ 2709*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_1_MSB (0x10006000+0xEA4) */ 2710*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_01_LSB (1U << 0) /* 32b */ 2711*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_2_LSB (0x10006000+0xEA8) */ 2712*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_02_LSB (1U << 0) /* 32b */ 2713*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_2_MSB (0x10006000+0xEAC) */ 2714*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_02_LSB (1U << 0) /* 32b */ 2715*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_3_LSB (0x10006000+0xEB0) */ 2716*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_03_LSB (1U << 0) /* 32b */ 2717*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_3_MSB (0x10006000+0xEB4) */ 2718*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_03_LSB (1U << 0) /* 32b */ 2719*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_4_LSB (0x10006000+0xEB8) */ 2720*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_04_LSB (1U << 0) /* 32b */ 2721*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_4_MSB (0x10006000+0xEBC) */ 2722*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_04_LSB (1U << 0) /* 32b */ 2723*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_5_LSB (0x10006000+0xEC0) */ 2724*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_05_LSB (1U << 0) /* 32b */ 2725*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_5_MSB (0x10006000+0xEC4) */ 2726*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_05_LSB (1U << 0) /* 32b */ 2727*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_6_LSB (0x10006000+0xEC8) */ 2728*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_06_LSB (1U << 0) /* 32b */ 2729*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_6_MSB (0x10006000+0xECC) */ 2730*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_06_LSB (1U << 0) /* 32b */ 2731*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_7_LSB (0x10006000+0xED0) */ 2732*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_L_07_LSB (1U << 0) /* 32b */ 2733*ebb44440SRoger Lu /* RC_SYS_TIMER_LATCH_7_MSB (0x10006000+0xED4) */ 2734*ebb44440SRoger Lu #define RC_SYS_TIMER_LATCH_H_07_LSB (1U << 0) /* 32b */ 2735*ebb44440SRoger Lu /* PCM_WDT_LATCH_19 (0x10006000+0xED8) */ 2736*ebb44440SRoger Lu #define PCM_WDT_LATCH_19_LSB (1U << 0) /* 32b */ 2737*ebb44440SRoger Lu /* PCM_WDT_LATCH_20 (0x10006000+0xEDC) */ 2738*ebb44440SRoger Lu #define PCM_WDT_LATCH_20_LSB (1U << 0) /* 32b */ 2739*ebb44440SRoger Lu /* PCM_WDT_LATCH_21 (0x10006000+0xEE0) */ 2740*ebb44440SRoger Lu #define PCM_WDT_LATCH_21_LSB (1U << 0) /* 32b */ 2741*ebb44440SRoger Lu /* PCM_WDT_LATCH_22 (0x10006000+0xEE4) */ 2742*ebb44440SRoger Lu #define PCM_WDT_LATCH_22_LSB (1U << 0) /* 32b */ 2743*ebb44440SRoger Lu /* PCM_WDT_LATCH_23 (0x10006000+0xEE8) */ 2744*ebb44440SRoger Lu #define PCM_WDT_LATCH_23_LSB (1U << 0) /* 32b */ 2745*ebb44440SRoger Lu /* PCM_WDT_LATCH_24 (0x10006000+0xEEC) */ 2746*ebb44440SRoger Lu #define PCM_WDT_LATCH_24_LSB (1U << 0) /* 32b */ 2747*ebb44440SRoger Lu /* PMSR_LAST_DAT (0x10006000+0xF00) */ 2748*ebb44440SRoger Lu #define PMSR_LAST_DAT_LSB (1U << 0) /* 32b */ 2749*ebb44440SRoger Lu /* PMSR_LAST_CNT (0x10006000+0xF04) */ 2750*ebb44440SRoger Lu #define PMSR_LAST_CMD_LSB (1U << 0) /* 30b */ 2751*ebb44440SRoger Lu #define PMSR_LAST_REQ_LSB (1U << 30) /* 1b */ 2752*ebb44440SRoger Lu /* PMSR_LAST_ACK (0x10006000+0xF08) */ 2753*ebb44440SRoger Lu #define PMSR_LAST_ACK_LSB (1U << 0) /* 1b */ 2754*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON0 (0x10006000+0xF10) */ 2755*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_0_LSB (1U << 0) /* 8b */ 2756*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_1_LSB (1U << 8) /* 8b */ 2757*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_2_LSB (1U << 16) /* 8b */ 2758*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_3_LSB (1U << 24) /* 8b */ 2759*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON1 (0x10006000+0xF14) */ 2760*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_4_LSB (1U << 0) /* 8b */ 2761*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_5_LSB (1U << 8) /* 8b */ 2762*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_6_LSB (1U << 16) /* 8b */ 2763*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_7_LSB (1U << 24) /* 8b */ 2764*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON2 (0x10006000+0xF18) */ 2765*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_8_LSB (1U << 0) /* 8b */ 2766*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_9_LSB (1U << 8) /* 8b */ 2767*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_10_LSB (1U << 16) /* 8b */ 2768*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_11_LSB (1U << 24) /* 8b */ 2769*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON3 (0x10006000+0xF1C) */ 2770*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_12_LSB (1U << 0) /* 8b */ 2771*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_13_LSB (1U << 8) /* 8b */ 2772*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_14_LSB (1U << 16) /* 8b */ 2773*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_15_LSB (1U << 24) /* 8b */ 2774*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON4 (0x10006000+0xF20) */ 2775*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_16_LSB (1U << 0) /* 8b */ 2776*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_17_LSB (1U << 8) /* 8b */ 2777*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_18_LSB (1U << 16) /* 8b */ 2778*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_19_LSB (1U << 24) /* 8b */ 2779*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON5 (0x10006000+0xF24) */ 2780*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_20_LSB (1U << 0) /* 8b */ 2781*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_21_LSB (1U << 8) /* 8b */ 2782*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_22_LSB (1U << 16) /* 8b */ 2783*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_23_LSB (1U << 24) /* 8b */ 2784*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON6 (0x10006000+0xF28) */ 2785*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_24_LSB (1U << 0) /* 8b */ 2786*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_25_LSB (1U << 8) /* 8b */ 2787*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_26_LSB (1U << 16) /* 8b */ 2788*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_27_LSB (1U << 24) /* 8b */ 2789*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON7 (0x10006000+0xF2C) */ 2790*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_28_LSB (1U << 0) /* 8b */ 2791*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_29_LSB (1U << 8) /* 8b */ 2792*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_30_LSB (1U << 16) /* 8b */ 2793*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_31_LSB (1U << 24) /* 8b */ 2794*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON8 (0x10006000+0xF30) */ 2795*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_32_LSB (1U << 0) /* 8b */ 2796*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_33_LSB (1U << 8) /* 8b */ 2797*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_34_LSB (1U << 16) /* 8b */ 2798*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_35_LSB (1U << 24) /* 8b */ 2799*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON9 (0x10006000+0xF34) */ 2800*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_36_LSB (1U << 0) /* 8b */ 2801*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_37_LSB (1U << 8) /* 8b */ 2802*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_38_LSB (1U << 16) /* 8b */ 2803*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_39_LSB (1U << 24) /* 8b */ 2804*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON10 (0x10006000+0xF3C) */ 2805*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_40_LSB (1U << 0) /* 8b */ 2806*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_41_LSB (1U << 8) /* 8b */ 2807*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_42_LSB (1U << 16) /* 8b */ 2808*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_43_LSB (1U << 24) /* 8b */ 2809*ebb44440SRoger Lu /* SPM_PMSR_SEL_CON11 (0x10006000+0xF40) */ 2810*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_44_LSB (1U << 0) /* 8b */ 2811*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_45_LSB (1U << 8) /* 8b */ 2812*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_46_LSB (1U << 16) /* 8b */ 2813*ebb44440SRoger Lu #define REG_PMSR_SIG_SEL_47_LSB (1U << 24) /* 8b */ 2814*ebb44440SRoger Lu /* SPM_PMSR_TIEMR_STA0 (0x10006000+0xFB8) */ 2815*ebb44440SRoger Lu #define PMSR_TIMER_SET0_LSB (1U << 0) /* 32b */ 2816*ebb44440SRoger Lu /* SPM_PMSR_TIEMR_STA1 (0x10006000+0xFBC) */ 2817*ebb44440SRoger Lu #define PMSR_TIMER_SET1_LSB (1U << 0) /* 32b */ 2818*ebb44440SRoger Lu /* SPM_PMSR_TIEMR_STA2 (0x10006000+0xFC0) */ 2819*ebb44440SRoger Lu #define PMSR_TIMER_SET2_LSB (1U << 0) /* 32b */ 2820*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON0 (0x10006000+0xFC4) */ 2821*ebb44440SRoger Lu #define PMSR_ENABLE_SET0_LSB (1U << 0) /* 1b */ 2822*ebb44440SRoger Lu #define PMSR_ENABLE_SET1_LSB (1U << 1) /* 1b */ 2823*ebb44440SRoger Lu #define PMSR_ENABLE_SET2_LSB (1U << 2) /* 1b */ 2824*ebb44440SRoger Lu #define PMSR_IRQ_CLR_SET0_LSB (1U << 3) /* 1b */ 2825*ebb44440SRoger Lu #define PMSR_IRQ_CLR_SET1_LSB (1U << 4) /* 1b */ 2826*ebb44440SRoger Lu #define PMSR_IRQ_CLR_SET2_LSB (1U << 5) /* 1b */ 2827*ebb44440SRoger Lu #define PMSR_SPEED_MODE_EN_SET0_LSB (1U << 6) /* 1b */ 2828*ebb44440SRoger Lu #define PMSR_SPEED_MODE_EN_SET1_LSB (1U << 7) /* 1b */ 2829*ebb44440SRoger Lu #define PMSR_SPEED_MODE_EN_SET2_LSB (1U << 8) /* 1b */ 2830*ebb44440SRoger Lu #define PMSR_EVENT_CLR_SET0_LSB (1U << 9) /* 1b */ 2831*ebb44440SRoger Lu #define PMSR_EVENT_CLR_SET1_LSB (1U << 10) /* 1b */ 2832*ebb44440SRoger Lu #define PMSR_EVENT_CLR_SET2_LSB (1U << 11) /* 1b */ 2833*ebb44440SRoger Lu #define REG_PMSR_IRQ_MASK_SET0_LSB (1U << 12) /* 1b */ 2834*ebb44440SRoger Lu #define REG_PMSR_IRQ_MASK_SET1_LSB (1U << 13) /* 1b */ 2835*ebb44440SRoger Lu #define REG_PMSR_IRQ_MASK_SET2_LSB (1U << 14) /* 1b */ 2836*ebb44440SRoger Lu #define REG_PMSR_IRQ_WAKEUP_EVENT_MASK_SET0_LSB (1U << 15) /* 1b */ 2837*ebb44440SRoger Lu #define REG_PMSR_IRQ_WAKEUP_EVENT_MASK_SET1_LSB (1U << 16) /* 1b */ 2838*ebb44440SRoger Lu #define REG_PMSR_IRQ_WAKEUP_EVENT_MASK_SET2_LSB (1U << 17) /* 1b */ 2839*ebb44440SRoger Lu #define PMSR_GEN_SW_RST_EN_LSB (1U << 18) /* 1b */ 2840*ebb44440SRoger Lu #define PMSR_MODULE_ENABLE_LSB (1U << 19) /* 1b */ 2841*ebb44440SRoger Lu #define PMSR_MODE_LSB (1U << 20) /* 2b */ 2842*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON0_PMSR_IRQ_B_SET0_LSB (1U << 29) /* 1b */ 2843*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON0_PMSR_IRQ_B_SET1_LSB (1U << 30) /* 1b */ 2844*ebb44440SRoger Lu #define SPM_PMSR_GENERAL_CON0_PMSR_IRQ_B_SET2_LSB (1U << 31) /* 1b */ 2845*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON1 (0x10006000+0xFC8) */ 2846*ebb44440SRoger Lu #define PMSR_COUNTER_THRES_LSB (1U << 0) /* 32b */ 2847*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON2 (0x10006000+0xFCC) */ 2848*ebb44440SRoger Lu #define PMSR_DEBUG_IN_0_MASK_B_LSB (1U << 0) /* 32b */ 2849*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON3 (0x10006000+0xFD0) */ 2850*ebb44440SRoger Lu #define PMSR_DEBUG_IN_1_MASK_B_LSB (1U << 0) /* 32b */ 2851*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON4 (0x10006000+0xFD4) */ 2852*ebb44440SRoger Lu #define PMSR_DEBUG_IN_2_MASK_B_LSB (1U << 0) /* 32b */ 2853*ebb44440SRoger Lu /* SPM_PMSR_GENERAL_CON5 (0x10006000+0xFD8) */ 2854*ebb44440SRoger Lu #define PMSR_DEBUG_IN_3_MASK_B_LSB (1U << 0) /* 32b */ 2855*ebb44440SRoger Lu /* SPM_PMSR_SW_RESET (0x10006000+0xFDC) */ 2856*ebb44440SRoger Lu #define PMSR_SW_RST_EN_SET0_LSB (1U << 0) /* 1b */ 2857*ebb44440SRoger Lu #define PMSR_SW_RST_EN_SET1_LSB (1U << 1) /* 1b */ 2858*ebb44440SRoger Lu #define PMSR_SW_RST_EN_SET2_LSB (1U << 2) /* 1b */ 2859*ebb44440SRoger Lu /* SPM_PMSR_MON_CON0 (0x10006000+0xFE0) */ 2860*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_0_LSB (1U << 0) /* 2b */ 2861*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_1_LSB (1U << 2) /* 2b */ 2862*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_2_LSB (1U << 4) /* 2b */ 2863*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_3_LSB (1U << 6) /* 2b */ 2864*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_4_LSB (1U << 8) /* 2b */ 2865*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_5_LSB (1U << 10) /* 2b */ 2866*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_6_LSB (1U << 12) /* 2b */ 2867*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_7_LSB (1U << 14) /* 2b */ 2868*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_8_LSB (1U << 16) /* 2b */ 2869*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_9_LSB (1U << 18) /* 2b */ 2870*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_10_LSB (1U << 20) /* 2b */ 2871*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_11_LSB (1U << 22) /* 2b */ 2872*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_12_LSB (1U << 24) /* 2b */ 2873*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_13_LSB (1U << 26) /* 2b */ 2874*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_14_LSB (1U << 28) /* 2b */ 2875*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_15_LSB (1U << 30) /* 2b */ 2876*ebb44440SRoger Lu /* SPM_PMSR_MON_CON1 (0x10006000+0xFE4) */ 2877*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_16_LSB (1U << 0) /* 2b */ 2878*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_17_LSB (1U << 2) /* 2b */ 2879*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_18_LSB (1U << 4) /* 2b */ 2880*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_19_LSB (1U << 6) /* 2b */ 2881*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_20_LSB (1U << 8) /* 2b */ 2882*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_21_LSB (1U << 10) /* 2b */ 2883*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_22_LSB (1U << 12) /* 2b */ 2884*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_23_LSB (1U << 14) /* 2b */ 2885*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_24_LSB (1U << 16) /* 2b */ 2886*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_25_LSB (1U << 18) /* 2b */ 2887*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_26_LSB (1U << 20) /* 2b */ 2888*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_27_LSB (1U << 22) /* 2b */ 2889*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_28_LSB (1U << 24) /* 2b */ 2890*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_29_LSB (1U << 26) /* 2b */ 2891*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_30_LSB (1U << 28) /* 2b */ 2892*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_31_LSB (1U << 30) /* 2b */ 2893*ebb44440SRoger Lu /* SPM_PMSR_MON_CON2 (0x10006000+0xFE8) */ 2894*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_32_LSB (1U << 0) /* 2b */ 2895*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_33_LSB (1U << 2) /* 2b */ 2896*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_34_LSB (1U << 4) /* 2b */ 2897*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_35_LSB (1U << 6) /* 2b */ 2898*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_36_LSB (1U << 8) /* 2b */ 2899*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_37_LSB (1U << 10) /* 2b */ 2900*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_38_LSB (1U << 12) /* 2b */ 2901*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_39_LSB (1U << 14) /* 2b */ 2902*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_40_LSB (1U << 16) /* 2b */ 2903*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_41_LSB (1U << 18) /* 2b */ 2904*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_42_LSB (1U << 20) /* 2b */ 2905*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_43_LSB (1U << 22) /* 2b */ 2906*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_44_LSB (1U << 24) /* 2b */ 2907*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_45_LSB (1U << 26) /* 2b */ 2908*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_46_LSB (1U << 28) /* 2b */ 2909*ebb44440SRoger Lu #define REG_PMSR_MON_TYPE_47_LSB (1U << 30) /* 2b */ 2910*ebb44440SRoger Lu /* SPM_PMSR_LEN_CON0 (0x10006000+0xFEC) */ 2911*ebb44440SRoger Lu #define REG_PMSR_WINDOW_LEN_SET0_LSB (1U << 0) /* 32b */ 2912*ebb44440SRoger Lu /* SPM_PMSR_LEN_CON1 (0x10006000+0xFF0) */ 2913*ebb44440SRoger Lu #define REG_PMSR_WINDOW_LEN_SET1_LSB (1U << 0) /* 32b */ 2914*ebb44440SRoger Lu /* SPM_PMSR_LEN_CON2 (0x10006000+0xFF4) */ 2915*ebb44440SRoger Lu #define REG_PMSR_WINDOW_LEN_SET2_LSB (1U << 0) /* 32b */ 2916*ebb44440SRoger Lu 2917*ebb44440SRoger Lu #define SPM_PROJECT_CODE 0xb16 2918*ebb44440SRoger Lu #define SPM_REGWR_CFG_KEY (SPM_PROJECT_CODE << 16) 2919*ebb44440SRoger Lu #endif /* MT_SPM_REG */ 2920