xref: /rk3399_ARM-atf/plat/mediatek/mt8192/drivers/spm/mt_spm_internal.c (revision 258f6a2d40ede90127abfefa9af594a4943789d7)
1*ebb44440SRoger Lu /*
2*ebb44440SRoger Lu  * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*ebb44440SRoger Lu  *
4*ebb44440SRoger Lu  * SPDX-License-Identifier: BSD-3-Clause
5*ebb44440SRoger Lu  */
6*ebb44440SRoger Lu 
7*ebb44440SRoger Lu #include <stddef.h>
8*ebb44440SRoger Lu 
9*ebb44440SRoger Lu #include <assert.h>
10*ebb44440SRoger Lu #include <common/debug.h>
11*ebb44440SRoger Lu #include <lib/mmio.h>
12*ebb44440SRoger Lu 
13*ebb44440SRoger Lu #include <mt_spm.h>
14*ebb44440SRoger Lu #include <mt_spm_internal.h>
15*ebb44440SRoger Lu #include <mt_spm_pmic_wrap.h>
16*ebb44440SRoger Lu #include <mt_spm_reg.h>
17*ebb44440SRoger Lu #include <mt_spm_resource_req.h>
18*ebb44440SRoger Lu #include <platform_def.h>
19*ebb44440SRoger Lu #include <plat_pm.h>
20*ebb44440SRoger Lu 
21*ebb44440SRoger Lu /**************************************
22*ebb44440SRoger Lu  * Define and Declare
23*ebb44440SRoger Lu  **************************************/
24*ebb44440SRoger Lu #define ROOT_CORE_ADDR_OFFSET			0x20000000
25*ebb44440SRoger Lu #define SPM_WAKEUP_EVENT_MASK_CLEAN_MASK	0xefffffff
26*ebb44440SRoger Lu #define	SPM_INIT_DONE_US			20
27*ebb44440SRoger Lu 
28*ebb44440SRoger Lu static unsigned int mt_spm_bblpm_cnt;
29*ebb44440SRoger Lu 
30*ebb44440SRoger Lu const char *wakeup_src_str[32] = {
31*ebb44440SRoger Lu 	[0] = "R12_PCM_TIMER",
32*ebb44440SRoger Lu 	[1] = "R12_RESERVED_DEBUG_B",
33*ebb44440SRoger Lu 	[2] = "R12_KP_IRQ_B",
34*ebb44440SRoger Lu 	[3] = "R12_APWDT_EVENT_B",
35*ebb44440SRoger Lu 	[4] = "R12_APXGPT1_EVENT_B",
36*ebb44440SRoger Lu 	[5] = "R12_CONN2AP_SPM_WAKEUP_B",
37*ebb44440SRoger Lu 	[6] = "R12_EINT_EVENT_B",
38*ebb44440SRoger Lu 	[7] = "R12_CONN_WDT_IRQ_B",
39*ebb44440SRoger Lu 	[8] = "R12_CCIF0_EVENT_B",
40*ebb44440SRoger Lu 	[9] = "R12_LOWBATTERY_IRQ_B",
41*ebb44440SRoger Lu 	[10] = "R12_SC_SSPM2SPM_WAKEUP_B",
42*ebb44440SRoger Lu 	[11] = "R12_SC_SCP2SPM_WAKEUP_B",
43*ebb44440SRoger Lu 	[12] = "R12_SC_ADSP2SPM_WAKEUP_B",
44*ebb44440SRoger Lu 	[13] = "R12_PCM_WDT_WAKEUP_B",
45*ebb44440SRoger Lu 	[14] = "R12_USB_CDSC_B",
46*ebb44440SRoger Lu 	[15] = "R12_USB_POWERDWN_B",
47*ebb44440SRoger Lu 	[16] = "R12_SYS_TIMER_EVENT_B",
48*ebb44440SRoger Lu 	[17] = "R12_EINT_EVENT_SECURE_B",
49*ebb44440SRoger Lu 	[18] = "R12_CCIF1_EVENT_B",
50*ebb44440SRoger Lu 	[19] = "R12_UART0_IRQ_B",
51*ebb44440SRoger Lu 	[20] = "R12_AFE_IRQ_MCU_B",
52*ebb44440SRoger Lu 	[21] = "R12_THERM_CTRL_EVENT_B",
53*ebb44440SRoger Lu 	[22] = "R12_SYS_CIRQ_IRQ_B",
54*ebb44440SRoger Lu 	[23] = "R12_MD2AP_PEER_EVENT_B",
55*ebb44440SRoger Lu 	[24] = "R12_CSYSPWREQ_B",
56*ebb44440SRoger Lu 	[25] = "R12_MD1_WDT_B",
57*ebb44440SRoger Lu 	[26] = "R12_AP2AP_PEER_WAKEUPEVENT_B",
58*ebb44440SRoger Lu 	[27] = "R12_SEJ_EVENT_B",
59*ebb44440SRoger Lu 	[28] = "R12_SPM_CPU_WAKEUPEVENT_B",
60*ebb44440SRoger Lu 	[29] = "R12_APUSYS",
61*ebb44440SRoger Lu 	[30] = "R12_PCIE_BRIDGE_IRQ",
62*ebb44440SRoger Lu 	[31] = "R12_PCIE_IRQ",
63*ebb44440SRoger Lu };
64*ebb44440SRoger Lu 
65*ebb44440SRoger Lu /**************************************
66*ebb44440SRoger Lu  * Function and API
67*ebb44440SRoger Lu  **************************************/
68*ebb44440SRoger Lu 
__spm_output_wake_reason(int state_id,const struct wake_status * wakesta)69*ebb44440SRoger Lu wake_reason_t __spm_output_wake_reason(int state_id,
70*ebb44440SRoger Lu 				       const struct wake_status *wakesta)
71*ebb44440SRoger Lu {
72*ebb44440SRoger Lu 	uint32_t i, bk_vtcxo_dur, spm_26m_off_pct = 0U;
73*ebb44440SRoger Lu 	wake_reason_t wr = WR_UNKNOWN;
74*ebb44440SRoger Lu 
75*ebb44440SRoger Lu 	if (wakesta == NULL) {
76*ebb44440SRoger Lu 		return WR_UNKNOWN;
77*ebb44440SRoger Lu 	}
78*ebb44440SRoger Lu 
79*ebb44440SRoger Lu 	if (wakesta->abort != 0U) {
80*ebb44440SRoger Lu 		ERROR("spmfw flow is aborted: 0x%x, timer_out = %u\n",
81*ebb44440SRoger Lu 		      wakesta->abort, wakesta->timer_out);
82*ebb44440SRoger Lu 	} else {
83*ebb44440SRoger Lu 		for (i = 0U; i < 32U; i++) {
84*ebb44440SRoger Lu 			if ((wakesta->r12 & (1U << i)) != 0U) {
85*ebb44440SRoger Lu 				INFO("wake up by %s, timer_out = %u\n",
86*ebb44440SRoger Lu 				     wakeup_src_str[i], wakesta->timer_out);
87*ebb44440SRoger Lu 				wr = WR_WAKE_SRC;
88*ebb44440SRoger Lu 				break;
89*ebb44440SRoger Lu 			}
90*ebb44440SRoger Lu 		}
91*ebb44440SRoger Lu 	}
92*ebb44440SRoger Lu 
93*ebb44440SRoger Lu 	INFO("r12 = 0x%x, r12_ext = 0x%x, r13 = 0x%x, debug_flag = 0x%x 0x%x\n",
94*ebb44440SRoger Lu 	     wakesta->r12, wakesta->r12_ext, wakesta->r13, wakesta->debug_flag,
95*ebb44440SRoger Lu 	     wakesta->debug_flag1);
96*ebb44440SRoger Lu 	INFO("raw_sta = 0x%x 0x%x 0x%x, idle_sta = 0x%x, cg_check_sta = 0x%x\n",
97*ebb44440SRoger Lu 	     wakesta->raw_sta, wakesta->md32pcm_wakeup_sta,
98*ebb44440SRoger Lu 	     wakesta->md32pcm_event_sta, wakesta->idle_sta,
99*ebb44440SRoger Lu 	     wakesta->cg_check_sta);
100*ebb44440SRoger Lu 	INFO("req_sta = 0x%x 0x%x 0x%x 0x%x 0x%x, isr = 0x%x\n",
101*ebb44440SRoger Lu 	     wakesta->req_sta0, wakesta->req_sta1, wakesta->req_sta2,
102*ebb44440SRoger Lu 	     wakesta->req_sta3, wakesta->req_sta4, wakesta->isr);
103*ebb44440SRoger Lu 	INFO("rt_req_sta0 = 0x%x, rt_req_sta1 = 0x%x, rt_req_sta2 = 0x%x\n",
104*ebb44440SRoger Lu 	     wakesta->rt_req_sta0, wakesta->rt_req_sta1, wakesta->rt_req_sta2);
105*ebb44440SRoger Lu 	INFO("rt_req_sta3 = 0x%x, dram_sw_con_3 = 0x%x, raw_ext_sta = 0x%x\n",
106*ebb44440SRoger Lu 	     wakesta->rt_req_sta3, wakesta->rt_req_sta4, wakesta->raw_ext_sta);
107*ebb44440SRoger Lu 	INFO("wake_misc = 0x%x, pcm_flag = 0x%x 0x%x 0x%x 0x%x, req = 0x%x\n",
108*ebb44440SRoger Lu 	     wakesta->wake_misc, wakesta->sw_flag0, wakesta->sw_flag1,
109*ebb44440SRoger Lu 	     wakesta->b_sw_flag0, wakesta->b_sw_flag1, wakesta->src_req);
110*ebb44440SRoger Lu 	INFO("clk_settle = 0x%x, wlk_cntcv_l = 0x%x, wlk_cntcv_h = 0x%x\n",
111*ebb44440SRoger Lu 	     wakesta->clk_settle, mmio_read_32(SYS_TIMER_VALUE_L),
112*ebb44440SRoger Lu 	     mmio_read_32(SYS_TIMER_VALUE_H));
113*ebb44440SRoger Lu 
114*ebb44440SRoger Lu 	if (wakesta->timer_out != 0U) {
115*ebb44440SRoger Lu 		bk_vtcxo_dur = mmio_read_32(SPM_BK_VTCXO_DUR);
116*ebb44440SRoger Lu 		spm_26m_off_pct = (100 * bk_vtcxo_dur) / wakesta->timer_out;
117*ebb44440SRoger Lu 		INFO("spm_26m_off_pct = %u\n", spm_26m_off_pct);
118*ebb44440SRoger Lu 	}
119*ebb44440SRoger Lu 
120*ebb44440SRoger Lu 	return wr;
121*ebb44440SRoger Lu }
122*ebb44440SRoger Lu 
__spm_set_cpu_status(unsigned int cpu)123*ebb44440SRoger Lu void __spm_set_cpu_status(unsigned int cpu)
124*ebb44440SRoger Lu {
125*ebb44440SRoger Lu 	uint32_t root_core_addr;
126*ebb44440SRoger Lu 
127*ebb44440SRoger Lu 	if (cpu < 8U) {
128*ebb44440SRoger Lu 		mmio_write_32(ROOT_CPUTOP_ADDR, (1U << cpu));
129*ebb44440SRoger Lu 		root_core_addr = SPM_CPU0_PWR_CON + (cpu * 0x4);
130*ebb44440SRoger Lu 		root_core_addr += ROOT_CORE_ADDR_OFFSET;
131*ebb44440SRoger Lu 		mmio_write_32(ROOT_CORE_ADDR, root_core_addr);
132*ebb44440SRoger Lu 		/* Notify MCUPM that preferred cpu wakeup */
133*ebb44440SRoger Lu 		mmio_write_32(MCUPM_MBOX_WAKEUP_CPU, cpu);
134*ebb44440SRoger Lu 	} else {
135*ebb44440SRoger Lu 		ERROR("%s: error cpu number %d\n", __func__, cpu);
136*ebb44440SRoger Lu 	}
137*ebb44440SRoger Lu }
138*ebb44440SRoger Lu 
__spm_src_req_update(const struct pwr_ctrl * pwrctrl,unsigned int resource_usage)139*ebb44440SRoger Lu void __spm_src_req_update(const struct pwr_ctrl *pwrctrl,
140*ebb44440SRoger Lu 			  unsigned int resource_usage)
141*ebb44440SRoger Lu {
142*ebb44440SRoger Lu 	uint8_t apsrc_req = ((resource_usage & MT_SPM_DRAM_S0) != 0U) ?
143*ebb44440SRoger Lu 			    1 : pwrctrl->reg_spm_apsrc_req;
144*ebb44440SRoger Lu 	uint8_t ddr_en_req = ((resource_usage & MT_SPM_DRAM_S1) != 0U) ?
145*ebb44440SRoger Lu 			     1 : pwrctrl->reg_spm_ddr_en_req;
146*ebb44440SRoger Lu 	uint8_t vrf18_req = ((resource_usage & MT_SPM_SYSPLL) != 0U) ?
147*ebb44440SRoger Lu 			    1 : pwrctrl->reg_spm_vrf18_req;
148*ebb44440SRoger Lu 	uint8_t infra_req = ((resource_usage & MT_SPM_INFRA) != 0U) ?
149*ebb44440SRoger Lu 			    1 : pwrctrl->reg_spm_infra_req;
150*ebb44440SRoger Lu 	uint8_t f26m_req  = ((resource_usage &
151*ebb44440SRoger Lu 			      (MT_SPM_26M | MT_SPM_XO_FPM)) != 0U) ?
152*ebb44440SRoger Lu 			    1 : pwrctrl->reg_spm_f26m_req;
153*ebb44440SRoger Lu 
154*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC_REQ,
155*ebb44440SRoger Lu 		      ((apsrc_req & 0x1) << 0) |
156*ebb44440SRoger Lu 		      ((f26m_req & 0x1) << 1) |
157*ebb44440SRoger Lu 		      ((infra_req & 0x1) << 3) |
158*ebb44440SRoger Lu 		      ((vrf18_req & 0x1) << 4) |
159*ebb44440SRoger Lu 		      ((ddr_en_req & 0x1) << 7) |
160*ebb44440SRoger Lu 		      ((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
161*ebb44440SRoger Lu 		      ((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
162*ebb44440SRoger Lu 		      ((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
163*ebb44440SRoger Lu 		      ((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
164*ebb44440SRoger Lu 		      ((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
165*ebb44440SRoger Lu }
166*ebb44440SRoger Lu 
__spm_set_power_control(const struct pwr_ctrl * pwrctrl)167*ebb44440SRoger Lu void __spm_set_power_control(const struct pwr_ctrl *pwrctrl)
168*ebb44440SRoger Lu {
169*ebb44440SRoger Lu 	/* Auto-gen Start */
170*ebb44440SRoger Lu 
171*ebb44440SRoger Lu 	/* SPM_AP_STANDBY_CON */
172*ebb44440SRoger Lu 	mmio_write_32(SPM_AP_STANDBY_CON,
173*ebb44440SRoger Lu 		((pwrctrl->reg_wfi_op & 0x1) << 0) |
174*ebb44440SRoger Lu 		((pwrctrl->reg_wfi_type & 0x1) << 1) |
175*ebb44440SRoger Lu 		((pwrctrl->reg_mp0_cputop_idle_mask & 0x1) << 2) |
176*ebb44440SRoger Lu 		((pwrctrl->reg_mp1_cputop_idle_mask & 0x1) << 3) |
177*ebb44440SRoger Lu 		((pwrctrl->reg_mcusys_idle_mask & 0x1) << 4) |
178*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc_1_sel & 0x1) << 25) |
179*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc_0_sel & 0x1) << 26) |
180*ebb44440SRoger Lu 		((pwrctrl->reg_conn_apsrc_sel & 0x1) << 29));
181*ebb44440SRoger Lu 
182*ebb44440SRoger Lu 	/* SPM_SRC6_MASK */
183*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC6_MASK,
184*ebb44440SRoger Lu 		((pwrctrl->reg_dpmaif_srcclkena_mask_b & 0x1) << 0) |
185*ebb44440SRoger Lu 		((pwrctrl->reg_dpmaif_infra_req_mask_b & 0x1) << 1) |
186*ebb44440SRoger Lu 		((pwrctrl->reg_dpmaif_apsrc_req_mask_b & 0x1) << 2) |
187*ebb44440SRoger Lu 		((pwrctrl->reg_dpmaif_vrf18_req_mask_b & 0x1) << 3) |
188*ebb44440SRoger Lu 		((pwrctrl->reg_dpmaif_ddr_en_mask_b & 0x1) << 4));
189*ebb44440SRoger Lu 
190*ebb44440SRoger Lu 	/* SPM_SRC_REQ */
191*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC_REQ,
192*ebb44440SRoger Lu 		((pwrctrl->reg_spm_apsrc_req & 0x1) << 0) |
193*ebb44440SRoger Lu 		((pwrctrl->reg_spm_f26m_req & 0x1) << 1) |
194*ebb44440SRoger Lu 		((pwrctrl->reg_spm_infra_req & 0x1) << 3) |
195*ebb44440SRoger Lu 		((pwrctrl->reg_spm_vrf18_req & 0x1) << 4) |
196*ebb44440SRoger Lu 		((pwrctrl->reg_spm_ddr_en_req & 0x1) << 7) |
197*ebb44440SRoger Lu 		((pwrctrl->reg_spm_dvfs_req & 0x1) << 8) |
198*ebb44440SRoger Lu 		((pwrctrl->reg_spm_sw_mailbox_req & 0x1) << 9) |
199*ebb44440SRoger Lu 		((pwrctrl->reg_spm_sspm_mailbox_req & 0x1) << 10) |
200*ebb44440SRoger Lu 		((pwrctrl->reg_spm_adsp_mailbox_req & 0x1) << 11) |
201*ebb44440SRoger Lu 		((pwrctrl->reg_spm_scp_mailbox_req & 0x1) << 12));
202*ebb44440SRoger Lu 
203*ebb44440SRoger Lu 	/* SPM_SRC_MASK */
204*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC_MASK,
205*ebb44440SRoger Lu 		((pwrctrl->reg_md_srcclkena_0_mask_b & 0x1) << 0) |
206*ebb44440SRoger Lu 		((pwrctrl->reg_md_srcclkena2infra_req_0_mask_b & 0x1) << 1) |
207*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc2infra_req_0_mask_b & 0x1) << 2) |
208*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc_req_0_mask_b & 0x1) << 3) |
209*ebb44440SRoger Lu 		((pwrctrl->reg_md_vrf18_req_0_mask_b & 0x1) << 4) |
210*ebb44440SRoger Lu 		((pwrctrl->reg_md_ddr_en_0_mask_b & 0x1) << 5) |
211*ebb44440SRoger Lu 		((pwrctrl->reg_md_srcclkena_1_mask_b & 0x1) << 6) |
212*ebb44440SRoger Lu 		((pwrctrl->reg_md_srcclkena2infra_req_1_mask_b & 0x1) << 7) |
213*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc2infra_req_1_mask_b & 0x1) << 8) |
214*ebb44440SRoger Lu 		((pwrctrl->reg_md_apsrc_req_1_mask_b & 0x1) << 9) |
215*ebb44440SRoger Lu 		((pwrctrl->reg_md_vrf18_req_1_mask_b & 0x1) << 10) |
216*ebb44440SRoger Lu 		((pwrctrl->reg_md_ddr_en_1_mask_b & 0x1) << 11) |
217*ebb44440SRoger Lu 		((pwrctrl->reg_conn_srcclkena_mask_b & 0x1) << 12) |
218*ebb44440SRoger Lu 		((pwrctrl->reg_conn_srcclkenb_mask_b & 0x1) << 13) |
219*ebb44440SRoger Lu 		((pwrctrl->reg_conn_infra_req_mask_b & 0x1) << 14) |
220*ebb44440SRoger Lu 		((pwrctrl->reg_conn_apsrc_req_mask_b & 0x1) << 15) |
221*ebb44440SRoger Lu 		((pwrctrl->reg_conn_vrf18_req_mask_b & 0x1) << 16) |
222*ebb44440SRoger Lu 		((pwrctrl->reg_conn_ddr_en_mask_b & 0x1) << 17) |
223*ebb44440SRoger Lu 		((pwrctrl->reg_conn_vfe28_mask_b & 0x1) << 18) |
224*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni0_srcclkena_mask_b & 0x1) << 19) |
225*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni0_infra_req_mask_b & 0x1) << 20) |
226*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni1_srcclkena_mask_b & 0x1) << 21) |
227*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni1_infra_req_mask_b & 0x1) << 22) |
228*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni2_srcclkena_mask_b & 0x1) << 23) |
229*ebb44440SRoger Lu 		((pwrctrl->reg_srcclkeni2_infra_req_mask_b & 0x1) << 24) |
230*ebb44440SRoger Lu 		((pwrctrl->reg_infrasys_apsrc_req_mask_b & 0x1) << 25) |
231*ebb44440SRoger Lu 		((pwrctrl->reg_infrasys_ddr_en_mask_b & 0x1) << 26) |
232*ebb44440SRoger Lu 		((pwrctrl->reg_md32_srcclkena_mask_b & 0x1) << 27) |
233*ebb44440SRoger Lu 		((pwrctrl->reg_md32_infra_req_mask_b & 0x1) << 28) |
234*ebb44440SRoger Lu 		((pwrctrl->reg_md32_apsrc_req_mask_b & 0x1) << 29) |
235*ebb44440SRoger Lu 		((pwrctrl->reg_md32_vrf18_req_mask_b & 0x1) << 30) |
236*ebb44440SRoger Lu 		((pwrctrl->reg_md32_ddr_en_mask_b & 0x1) << 31));
237*ebb44440SRoger Lu 
238*ebb44440SRoger Lu 	/* SPM_SRC2_MASK */
239*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC2_MASK,
240*ebb44440SRoger Lu 		((pwrctrl->reg_scp_srcclkena_mask_b & 0x1) << 0) |
241*ebb44440SRoger Lu 		((pwrctrl->reg_scp_infra_req_mask_b & 0x1) << 1) |
242*ebb44440SRoger Lu 		((pwrctrl->reg_scp_apsrc_req_mask_b & 0x1) << 2) |
243*ebb44440SRoger Lu 		((pwrctrl->reg_scp_vrf18_req_mask_b & 0x1) << 3) |
244*ebb44440SRoger Lu 		((pwrctrl->reg_scp_ddr_en_mask_b & 0x1) << 4) |
245*ebb44440SRoger Lu 		((pwrctrl->reg_audio_dsp_srcclkena_mask_b & 0x1) << 5) |
246*ebb44440SRoger Lu 		((pwrctrl->reg_audio_dsp_infra_req_mask_b & 0x1) << 6) |
247*ebb44440SRoger Lu 		((pwrctrl->reg_audio_dsp_apsrc_req_mask_b & 0x1) << 7) |
248*ebb44440SRoger Lu 		((pwrctrl->reg_audio_dsp_vrf18_req_mask_b & 0x1) << 8) |
249*ebb44440SRoger Lu 		((pwrctrl->reg_audio_dsp_ddr_en_mask_b & 0x1) << 9) |
250*ebb44440SRoger Lu 		((pwrctrl->reg_ufs_srcclkena_mask_b & 0x1) << 10) |
251*ebb44440SRoger Lu 		((pwrctrl->reg_ufs_infra_req_mask_b & 0x1) << 11) |
252*ebb44440SRoger Lu 		((pwrctrl->reg_ufs_apsrc_req_mask_b & 0x1) << 12) |
253*ebb44440SRoger Lu 		((pwrctrl->reg_ufs_vrf18_req_mask_b & 0x1) << 13) |
254*ebb44440SRoger Lu 		((pwrctrl->reg_ufs_ddr_en_mask_b & 0x1) << 14) |
255*ebb44440SRoger Lu 		((pwrctrl->reg_disp0_apsrc_req_mask_b & 0x1) << 15) |
256*ebb44440SRoger Lu 		((pwrctrl->reg_disp0_ddr_en_mask_b & 0x1) << 16) |
257*ebb44440SRoger Lu 		((pwrctrl->reg_disp1_apsrc_req_mask_b & 0x1) << 17) |
258*ebb44440SRoger Lu 		((pwrctrl->reg_disp1_ddr_en_mask_b & 0x1) << 18) |
259*ebb44440SRoger Lu 		((pwrctrl->reg_gce_infra_req_mask_b & 0x1) << 19) |
260*ebb44440SRoger Lu 		((pwrctrl->reg_gce_apsrc_req_mask_b & 0x1) << 20) |
261*ebb44440SRoger Lu 		((pwrctrl->reg_gce_vrf18_req_mask_b & 0x1) << 21) |
262*ebb44440SRoger Lu 		((pwrctrl->reg_gce_ddr_en_mask_b & 0x1) << 22) |
263*ebb44440SRoger Lu 		((pwrctrl->reg_apu_srcclkena_mask_b & 0x1) << 23) |
264*ebb44440SRoger Lu 		((pwrctrl->reg_apu_infra_req_mask_b & 0x1) << 24) |
265*ebb44440SRoger Lu 		((pwrctrl->reg_apu_apsrc_req_mask_b & 0x1) << 25) |
266*ebb44440SRoger Lu 		((pwrctrl->reg_apu_vrf18_req_mask_b & 0x1) << 26) |
267*ebb44440SRoger Lu 		((pwrctrl->reg_apu_ddr_en_mask_b & 0x1) << 27) |
268*ebb44440SRoger Lu 		((pwrctrl->reg_cg_check_srcclkena_mask_b & 0x1) << 28) |
269*ebb44440SRoger Lu 		((pwrctrl->reg_cg_check_apsrc_req_mask_b & 0x1) << 29) |
270*ebb44440SRoger Lu 		((pwrctrl->reg_cg_check_vrf18_req_mask_b & 0x1) << 30) |
271*ebb44440SRoger Lu 		((pwrctrl->reg_cg_check_ddr_en_mask_b & 0x1) << 31));
272*ebb44440SRoger Lu 
273*ebb44440SRoger Lu 	/* SPM_SRC3_MASK */
274*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC3_MASK,
275*ebb44440SRoger Lu 		((pwrctrl->reg_dvfsrc_event_trigger_mask_b & 0x1) << 0) |
276*ebb44440SRoger Lu 		((pwrctrl->reg_sw2spm_int0_mask_b & 0x1) << 1) |
277*ebb44440SRoger Lu 		((pwrctrl->reg_sw2spm_int1_mask_b & 0x1) << 2) |
278*ebb44440SRoger Lu 		((pwrctrl->reg_sw2spm_int2_mask_b & 0x1) << 3) |
279*ebb44440SRoger Lu 		((pwrctrl->reg_sw2spm_int3_mask_b & 0x1) << 4) |
280*ebb44440SRoger Lu 		((pwrctrl->reg_sc_adsp2spm_wakeup_mask_b & 0x1) << 5) |
281*ebb44440SRoger Lu 		((pwrctrl->reg_sc_sspm2spm_wakeup_mask_b & 0xf) << 6) |
282*ebb44440SRoger Lu 		((pwrctrl->reg_sc_scp2spm_wakeup_mask_b & 0x1) << 10) |
283*ebb44440SRoger Lu 		((pwrctrl->reg_csyspwrreq_mask & 0x1) << 11) |
284*ebb44440SRoger Lu 		((pwrctrl->reg_spm_srcclkena_reserved_mask_b & 0x1) << 12) |
285*ebb44440SRoger Lu 		((pwrctrl->reg_spm_infra_req_reserved_mask_b & 0x1) << 13) |
286*ebb44440SRoger Lu 		((pwrctrl->reg_spm_apsrc_req_reserved_mask_b & 0x1) << 14) |
287*ebb44440SRoger Lu 		((pwrctrl->reg_spm_vrf18_req_reserved_mask_b & 0x1) << 15) |
288*ebb44440SRoger Lu 		((pwrctrl->reg_spm_ddr_en_reserved_mask_b & 0x1) << 16) |
289*ebb44440SRoger Lu 		((pwrctrl->reg_mcupm_srcclkena_mask_b & 0x1) << 17) |
290*ebb44440SRoger Lu 		((pwrctrl->reg_mcupm_infra_req_mask_b & 0x1) << 18) |
291*ebb44440SRoger Lu 		((pwrctrl->reg_mcupm_apsrc_req_mask_b & 0x1) << 19) |
292*ebb44440SRoger Lu 		((pwrctrl->reg_mcupm_vrf18_req_mask_b & 0x1) << 20) |
293*ebb44440SRoger Lu 		((pwrctrl->reg_mcupm_ddr_en_mask_b & 0x1) << 21) |
294*ebb44440SRoger Lu 		((pwrctrl->reg_msdc0_srcclkena_mask_b & 0x1) << 22) |
295*ebb44440SRoger Lu 		((pwrctrl->reg_msdc0_infra_req_mask_b & 0x1) << 23) |
296*ebb44440SRoger Lu 		((pwrctrl->reg_msdc0_apsrc_req_mask_b & 0x1) << 24) |
297*ebb44440SRoger Lu 		((pwrctrl->reg_msdc0_vrf18_req_mask_b & 0x1) << 25) |
298*ebb44440SRoger Lu 		((pwrctrl->reg_msdc0_ddr_en_mask_b & 0x1) << 26) |
299*ebb44440SRoger Lu 		((pwrctrl->reg_msdc1_srcclkena_mask_b & 0x1) << 27) |
300*ebb44440SRoger Lu 		((pwrctrl->reg_msdc1_infra_req_mask_b & 0x1) << 28) |
301*ebb44440SRoger Lu 		((pwrctrl->reg_msdc1_apsrc_req_mask_b & 0x1) << 29) |
302*ebb44440SRoger Lu 		((pwrctrl->reg_msdc1_vrf18_req_mask_b & 0x1) << 30) |
303*ebb44440SRoger Lu 		((pwrctrl->reg_msdc1_ddr_en_mask_b & 0x1) << 31));
304*ebb44440SRoger Lu 
305*ebb44440SRoger Lu 	/* SPM_SRC4_MASK */
306*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC4_MASK,
307*ebb44440SRoger Lu 		((pwrctrl->ccif_event_mask_b & 0xffff) << 0) |
308*ebb44440SRoger Lu 		((pwrctrl->reg_bak_psri_srcclkena_mask_b & 0x1) << 16) |
309*ebb44440SRoger Lu 		((pwrctrl->reg_bak_psri_infra_req_mask_b & 0x1) << 17) |
310*ebb44440SRoger Lu 		((pwrctrl->reg_bak_psri_apsrc_req_mask_b & 0x1) << 18) |
311*ebb44440SRoger Lu 		((pwrctrl->reg_bak_psri_vrf18_req_mask_b & 0x1) << 19) |
312*ebb44440SRoger Lu 		((pwrctrl->reg_bak_psri_ddr_en_mask_b & 0x1) << 20) |
313*ebb44440SRoger Lu 		((pwrctrl->reg_dramc0_md32_infra_req_mask_b & 0x1) << 21) |
314*ebb44440SRoger Lu 		((pwrctrl->reg_dramc0_md32_vrf18_req_mask_b & 0x1) << 22) |
315*ebb44440SRoger Lu 		((pwrctrl->reg_dramc1_md32_infra_req_mask_b & 0x1) << 23) |
316*ebb44440SRoger Lu 		((pwrctrl->reg_dramc1_md32_vrf18_req_mask_b & 0x1) << 24) |
317*ebb44440SRoger Lu 		((pwrctrl->reg_conn_srcclkenb2pwrap_mask_b & 0x1) << 25) |
318*ebb44440SRoger Lu 		((pwrctrl->reg_dramc0_md32_wakeup_mask & 0x1) << 26) |
319*ebb44440SRoger Lu 		((pwrctrl->reg_dramc1_md32_wakeup_mask & 0x1) << 27));
320*ebb44440SRoger Lu 
321*ebb44440SRoger Lu 	/* SPM_SRC5_MASK */
322*ebb44440SRoger Lu 	mmio_write_32(SPM_SRC5_MASK,
323*ebb44440SRoger Lu 		((pwrctrl->reg_mcusys_merge_apsrc_req_mask_b & 0x1ff) << 0) |
324*ebb44440SRoger Lu 		((pwrctrl->reg_mcusys_merge_ddr_en_mask_b & 0x1ff) << 9) |
325*ebb44440SRoger Lu 		((pwrctrl->reg_msdc2_srcclkena_mask_b & 0x1) << 18) |
326*ebb44440SRoger Lu 		((pwrctrl->reg_msdc2_infra_req_mask_b & 0x1) << 19) |
327*ebb44440SRoger Lu 		((pwrctrl->reg_msdc2_apsrc_req_mask_b & 0x1) << 20) |
328*ebb44440SRoger Lu 		((pwrctrl->reg_msdc2_vrf18_req_mask_b & 0x1) << 21) |
329*ebb44440SRoger Lu 		((pwrctrl->reg_msdc2_ddr_en_mask_b & 0x1) << 22) |
330*ebb44440SRoger Lu 		((pwrctrl->reg_pcie_srcclkena_mask_b & 0x1) << 23) |
331*ebb44440SRoger Lu 		((pwrctrl->reg_pcie_infra_req_mask_b & 0x1) << 24) |
332*ebb44440SRoger Lu 		((pwrctrl->reg_pcie_apsrc_req_mask_b & 0x1) << 25) |
333*ebb44440SRoger Lu 		((pwrctrl->reg_pcie_vrf18_req_mask_b & 0x1) << 26) |
334*ebb44440SRoger Lu 		((pwrctrl->reg_pcie_ddr_en_mask_b & 0x1) << 27));
335*ebb44440SRoger Lu 
336*ebb44440SRoger Lu 	/* SPM_WAKEUP_EVENT_MASK */
337*ebb44440SRoger Lu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK,
338*ebb44440SRoger Lu 		((pwrctrl->reg_wakeup_event_mask & 0xffffffff) << 0));
339*ebb44440SRoger Lu 
340*ebb44440SRoger Lu 	/* SPM_WAKEUP_EVENT_EXT_MASK */
341*ebb44440SRoger Lu 	mmio_write_32(SPM_WAKEUP_EVENT_EXT_MASK,
342*ebb44440SRoger Lu 		((pwrctrl->reg_ext_wakeup_event_mask & 0xffffffff) << 0));
343*ebb44440SRoger Lu 
344*ebb44440SRoger Lu 	/* Auto-gen End */
345*ebb44440SRoger Lu }
346*ebb44440SRoger Lu 
__spm_disable_pcm_timer(void)347*ebb44440SRoger Lu void __spm_disable_pcm_timer(void)
348*ebb44440SRoger Lu {
349*ebb44440SRoger Lu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_TIMER_EN_LSB, SPM_REGWR_CFG_KEY);
350*ebb44440SRoger Lu }
351*ebb44440SRoger Lu 
__spm_set_wakeup_event(const struct pwr_ctrl * pwrctrl)352*ebb44440SRoger Lu void __spm_set_wakeup_event(const struct pwr_ctrl *pwrctrl)
353*ebb44440SRoger Lu {
354*ebb44440SRoger Lu 	uint32_t val, mask;
355*ebb44440SRoger Lu 
356*ebb44440SRoger Lu 	/* toggle event counter clear */
357*ebb44440SRoger Lu 	mmio_setbits_32(PCM_CON1,
358*ebb44440SRoger Lu 			SPM_REGWR_CFG_KEY | SPM_EVENT_COUNTER_CLR_LSB);
359*ebb44440SRoger Lu 
360*ebb44440SRoger Lu 	/* toggle for reset SYS TIMER start point */
361*ebb44440SRoger Lu 	mmio_setbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
362*ebb44440SRoger Lu 
363*ebb44440SRoger Lu 	if (pwrctrl->timer_val_cust == 0U) {
364*ebb44440SRoger Lu 		val = pwrctrl->timer_val;
365*ebb44440SRoger Lu 	} else {
366*ebb44440SRoger Lu 		val = pwrctrl->timer_val_cust;
367*ebb44440SRoger Lu 	}
368*ebb44440SRoger Lu 
369*ebb44440SRoger Lu 	mmio_write_32(PCM_TIMER_VAL, val);
370*ebb44440SRoger Lu 	mmio_setbits_32(PCM_CON1, SPM_REGWR_CFG_KEY | RG_PCM_TIMER_EN_LSB);
371*ebb44440SRoger Lu 
372*ebb44440SRoger Lu 	/* unmask AP wakeup source */
373*ebb44440SRoger Lu 	if (pwrctrl->wake_src_cust == 0U) {
374*ebb44440SRoger Lu 		mask = pwrctrl->wake_src;
375*ebb44440SRoger Lu 	} else {
376*ebb44440SRoger Lu 		mask = pwrctrl->wake_src_cust;
377*ebb44440SRoger Lu 	}
378*ebb44440SRoger Lu 
379*ebb44440SRoger Lu 	if (pwrctrl->reg_csyspwrreq_mask != 0U) {
380*ebb44440SRoger Lu 		mask &= ~R12_CSYSPWREQ_B;
381*ebb44440SRoger Lu 	}
382*ebb44440SRoger Lu 
383*ebb44440SRoger Lu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, ~mask);
384*ebb44440SRoger Lu 
385*ebb44440SRoger Lu 	/* unmask SPM ISR (keep TWAM setting) */
386*ebb44440SRoger Lu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_RET_IRQ_AUX);
387*ebb44440SRoger Lu 
388*ebb44440SRoger Lu 	/* toggle event counter clear */
389*ebb44440SRoger Lu 	mmio_clrsetbits_32(PCM_CON1, SPM_EVENT_COUNTER_CLR_LSB,
390*ebb44440SRoger Lu 			   SPM_REGWR_CFG_KEY);
391*ebb44440SRoger Lu 	/* toggle for reset SYS TIMER start point */
392*ebb44440SRoger Lu 	mmio_clrbits_32(SYS_TIMER_CON, SYS_TIMER_START_EN_LSB);
393*ebb44440SRoger Lu }
394*ebb44440SRoger Lu 
__spm_set_pcm_flags(struct pwr_ctrl * pwrctrl)395*ebb44440SRoger Lu void __spm_set_pcm_flags(struct pwr_ctrl *pwrctrl)
396*ebb44440SRoger Lu {
397*ebb44440SRoger Lu 	/* set PCM flags and data */
398*ebb44440SRoger Lu 	if (pwrctrl->pcm_flags_cust_clr != 0U) {
399*ebb44440SRoger Lu 		pwrctrl->pcm_flags &= ~pwrctrl->pcm_flags_cust_clr;
400*ebb44440SRoger Lu 	}
401*ebb44440SRoger Lu 
402*ebb44440SRoger Lu 	if (pwrctrl->pcm_flags_cust_set != 0U) {
403*ebb44440SRoger Lu 		pwrctrl->pcm_flags |= pwrctrl->pcm_flags_cust_set;
404*ebb44440SRoger Lu 	}
405*ebb44440SRoger Lu 
406*ebb44440SRoger Lu 	if (pwrctrl->pcm_flags1_cust_clr != 0U) {
407*ebb44440SRoger Lu 		pwrctrl->pcm_flags1 &= ~pwrctrl->pcm_flags1_cust_clr;
408*ebb44440SRoger Lu 	}
409*ebb44440SRoger Lu 
410*ebb44440SRoger Lu 	if (pwrctrl->pcm_flags1_cust_set != 0U) {
411*ebb44440SRoger Lu 		pwrctrl->pcm_flags1 |= pwrctrl->pcm_flags1_cust_set;
412*ebb44440SRoger Lu 	}
413*ebb44440SRoger Lu 
414*ebb44440SRoger Lu 	mmio_write_32(SPM_SW_FLAG_0, pwrctrl->pcm_flags);
415*ebb44440SRoger Lu 	mmio_write_32(SPM_SW_FLAG_1, pwrctrl->pcm_flags1);
416*ebb44440SRoger Lu 	mmio_write_32(SPM_SW_RSV_7, pwrctrl->pcm_flags);
417*ebb44440SRoger Lu 	mmio_write_32(SPM_SW_RSV_8, pwrctrl->pcm_flags1);
418*ebb44440SRoger Lu }
419*ebb44440SRoger Lu 
__spm_get_wakeup_status(struct wake_status * wakesta,unsigned int ext_status)420*ebb44440SRoger Lu void __spm_get_wakeup_status(struct wake_status *wakesta,
421*ebb44440SRoger Lu 			     unsigned int ext_status)
422*ebb44440SRoger Lu {
423*ebb44440SRoger Lu 	wakesta->tr.comm.r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
424*ebb44440SRoger Lu 	wakesta->tr.comm.timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
425*ebb44440SRoger Lu 	wakesta->tr.comm.r13 = mmio_read_32(PCM_REG13_DATA);
426*ebb44440SRoger Lu 	wakesta->tr.comm.req_sta0 = mmio_read_32(SRC_REQ_STA_0);
427*ebb44440SRoger Lu 	wakesta->tr.comm.req_sta1 = mmio_read_32(SRC_REQ_STA_1);
428*ebb44440SRoger Lu 	wakesta->tr.comm.req_sta2 = mmio_read_32(SRC_REQ_STA_2);
429*ebb44440SRoger Lu 	wakesta->tr.comm.req_sta3 = mmio_read_32(SRC_REQ_STA_3);
430*ebb44440SRoger Lu 	wakesta->tr.comm.req_sta4 = mmio_read_32(SRC_REQ_STA_4);
431*ebb44440SRoger Lu 	wakesta->tr.comm.debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
432*ebb44440SRoger Lu 	wakesta->tr.comm.debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
433*ebb44440SRoger Lu 
434*ebb44440SRoger Lu 	if ((ext_status & SPM_INTERNAL_STATUS_HW_S1) != 0U) {
435*ebb44440SRoger Lu 		wakesta->tr.comm.debug_flag |= (SPM_DBG_DEBUG_IDX_DDREN_WAKE |
436*ebb44440SRoger Lu 						SPM_DBG_DEBUG_IDX_DDREN_SLEEP);
437*ebb44440SRoger Lu 		mmio_write_32(PCM_WDT_LATCH_SPARE_0,
438*ebb44440SRoger Lu 			      wakesta->tr.comm.debug_flag);
439*ebb44440SRoger Lu 	}
440*ebb44440SRoger Lu 
441*ebb44440SRoger Lu 	wakesta->tr.comm.b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
442*ebb44440SRoger Lu 	wakesta->tr.comm.b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
443*ebb44440SRoger Lu 
444*ebb44440SRoger Lu 	/* record below spm info for debug */
445*ebb44440SRoger Lu 	wakesta->r12 = mmio_read_32(SPM_BK_WAKE_EVENT);
446*ebb44440SRoger Lu 	wakesta->r12_ext = mmio_read_32(SPM_WAKEUP_STA);
447*ebb44440SRoger Lu 	wakesta->raw_sta = mmio_read_32(SPM_WAKEUP_STA);
448*ebb44440SRoger Lu 	wakesta->raw_ext_sta = mmio_read_32(SPM_WAKEUP_EXT_STA);
449*ebb44440SRoger Lu 	wakesta->md32pcm_wakeup_sta = mmio_read_32(MD32PCM_WAKEUP_STA);
450*ebb44440SRoger Lu 	wakesta->md32pcm_event_sta = mmio_read_32(MD32PCM_EVENT_STA);
451*ebb44440SRoger Lu 	wakesta->src_req = mmio_read_32(SPM_SRC_REQ);
452*ebb44440SRoger Lu 
453*ebb44440SRoger Lu 	/* backup of SPM_WAKEUP_MISC */
454*ebb44440SRoger Lu 	wakesta->wake_misc = mmio_read_32(SPM_BK_WAKE_MISC);
455*ebb44440SRoger Lu 
456*ebb44440SRoger Lu 	/* get sleep time, backup of PCM_TIMER_OUT */
457*ebb44440SRoger Lu 	wakesta->timer_out = mmio_read_32(SPM_BK_PCM_TIMER);
458*ebb44440SRoger Lu 
459*ebb44440SRoger Lu 	/* get other SYS and co-clock status */
460*ebb44440SRoger Lu 	wakesta->r13 = mmio_read_32(PCM_REG13_DATA);
461*ebb44440SRoger Lu 	wakesta->idle_sta = mmio_read_32(SUBSYS_IDLE_STA);
462*ebb44440SRoger Lu 	wakesta->req_sta0 = mmio_read_32(SRC_REQ_STA_0);
463*ebb44440SRoger Lu 	wakesta->req_sta1 = mmio_read_32(SRC_REQ_STA_1);
464*ebb44440SRoger Lu 	wakesta->req_sta2 = mmio_read_32(SRC_REQ_STA_2);
465*ebb44440SRoger Lu 	wakesta->req_sta3 = mmio_read_32(SRC_REQ_STA_3);
466*ebb44440SRoger Lu 	wakesta->req_sta4 = mmio_read_32(SRC_REQ_STA_4);
467*ebb44440SRoger Lu 
468*ebb44440SRoger Lu 	/* get HW CG check status */
469*ebb44440SRoger Lu 	wakesta->cg_check_sta = mmio_read_32(SPM_CG_CHECK_STA);
470*ebb44440SRoger Lu 
471*ebb44440SRoger Lu 	/* get debug flag for PCM execution check */
472*ebb44440SRoger Lu 	wakesta->debug_flag = mmio_read_32(PCM_WDT_LATCH_SPARE_0);
473*ebb44440SRoger Lu 	wakesta->debug_flag1 = mmio_read_32(PCM_WDT_LATCH_SPARE_1);
474*ebb44440SRoger Lu 
475*ebb44440SRoger Lu 	/* get backup SW flag status */
476*ebb44440SRoger Lu 	wakesta->b_sw_flag0 = mmio_read_32(SPM_SW_RSV_7);
477*ebb44440SRoger Lu 	wakesta->b_sw_flag1 = mmio_read_32(SPM_SW_RSV_8);
478*ebb44440SRoger Lu 
479*ebb44440SRoger Lu 	wakesta->rt_req_sta0 = mmio_read_32(SPM_SW_RSV_2);
480*ebb44440SRoger Lu 	wakesta->rt_req_sta1 = mmio_read_32(SPM_SW_RSV_3);
481*ebb44440SRoger Lu 	wakesta->rt_req_sta2 = mmio_read_32(SPM_SW_RSV_4);
482*ebb44440SRoger Lu 	wakesta->rt_req_sta3 = mmio_read_32(SPM_SW_RSV_5);
483*ebb44440SRoger Lu 	wakesta->rt_req_sta4 = mmio_read_32(SPM_SW_RSV_6);
484*ebb44440SRoger Lu 
485*ebb44440SRoger Lu 	/* get ISR status */
486*ebb44440SRoger Lu 	wakesta->isr = mmio_read_32(SPM_IRQ_STA);
487*ebb44440SRoger Lu 
488*ebb44440SRoger Lu 	/* get SW flag status */
489*ebb44440SRoger Lu 	wakesta->sw_flag0 = mmio_read_32(SPM_SW_FLAG_0);
490*ebb44440SRoger Lu 	wakesta->sw_flag1 = mmio_read_32(SPM_SW_FLAG_1);
491*ebb44440SRoger Lu 
492*ebb44440SRoger Lu 	/* get CLK SETTLE */
493*ebb44440SRoger Lu 	wakesta->clk_settle = mmio_read_32(SPM_CLK_SETTLE);
494*ebb44440SRoger Lu 
495*ebb44440SRoger Lu 	/* check abort */
496*ebb44440SRoger Lu 	wakesta->abort = (wakesta->debug_flag & DEBUG_ABORT_MASK) |
497*ebb44440SRoger Lu 			 (wakesta->debug_flag1 & DEBUG_ABORT_MASK_1);
498*ebb44440SRoger Lu }
499*ebb44440SRoger Lu 
__spm_clean_after_wakeup(void)500*ebb44440SRoger Lu void __spm_clean_after_wakeup(void)
501*ebb44440SRoger Lu {
502*ebb44440SRoger Lu 	mmio_write_32(SPM_BK_WAKE_EVENT,
503*ebb44440SRoger Lu 		      mmio_read_32(SPM_WAKEUP_STA) |
504*ebb44440SRoger Lu 		      mmio_read_32(SPM_BK_WAKE_EVENT));
505*ebb44440SRoger Lu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 0);
506*ebb44440SRoger Lu 
507*ebb44440SRoger Lu 	/*
508*ebb44440SRoger Lu 	 * clean wakeup event raw status (for edge trigger event)
509*ebb44440SRoger Lu 	 * bit[28] for cpu wake up event
510*ebb44440SRoger Lu 	 */
511*ebb44440SRoger Lu 	mmio_write_32(SPM_WAKEUP_EVENT_MASK, SPM_WAKEUP_EVENT_MASK_CLEAN_MASK);
512*ebb44440SRoger Lu 
513*ebb44440SRoger Lu 	/* clean ISR status (except TWAM) */
514*ebb44440SRoger Lu 	mmio_setbits_32(SPM_IRQ_MASK, ISRM_ALL_EXC_TWAM);
515*ebb44440SRoger Lu 	mmio_write_32(SPM_IRQ_STA, ISRC_ALL_EXC_TWAM);
516*ebb44440SRoger Lu 	mmio_write_32(SPM_SWINT_CLR, PCM_SW_INT_ALL);
517*ebb44440SRoger Lu }
518*ebb44440SRoger Lu 
__spm_set_pcm_wdt(int en)519*ebb44440SRoger Lu void __spm_set_pcm_wdt(int en)
520*ebb44440SRoger Lu {
521*ebb44440SRoger Lu 	mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_EN_LSB,
522*ebb44440SRoger Lu 			   SPM_REGWR_CFG_KEY);
523*ebb44440SRoger Lu 
524*ebb44440SRoger Lu 	if (en == 1) {
525*ebb44440SRoger Lu 		mmio_clrsetbits_32(PCM_CON1, RG_PCM_WDT_WAKE_LSB,
526*ebb44440SRoger Lu 				   SPM_REGWR_CFG_KEY);
527*ebb44440SRoger Lu 
528*ebb44440SRoger Lu 		if (mmio_read_32(PCM_TIMER_VAL) > PCM_TIMER_MAX) {
529*ebb44440SRoger Lu 			mmio_write_32(PCM_TIMER_VAL, PCM_TIMER_MAX);
530*ebb44440SRoger Lu 		}
531*ebb44440SRoger Lu 
532*ebb44440SRoger Lu 		mmio_write_32(PCM_WDT_VAL,
533*ebb44440SRoger Lu 			      mmio_read_32(PCM_TIMER_VAL) + PCM_WDT_TIMEOUT);
534*ebb44440SRoger Lu 		mmio_setbits_32(PCM_CON1,
535*ebb44440SRoger Lu 				SPM_REGWR_CFG_KEY | RG_PCM_WDT_EN_LSB);
536*ebb44440SRoger Lu 	}
537*ebb44440SRoger Lu }
538*ebb44440SRoger Lu 
__spm_send_cpu_wakeup_event(void)539*ebb44440SRoger Lu void __spm_send_cpu_wakeup_event(void)
540*ebb44440SRoger Lu {
541*ebb44440SRoger Lu 	/* SPM will clear SPM_CPU_WAKEUP_EVENT */
542*ebb44440SRoger Lu 	mmio_write_32(SPM_CPU_WAKEUP_EVENT, 1);
543*ebb44440SRoger Lu }
544*ebb44440SRoger Lu 
__spm_ext_int_wakeup_req_clr(void)545*ebb44440SRoger Lu void __spm_ext_int_wakeup_req_clr(void)
546*ebb44440SRoger Lu {
547*ebb44440SRoger Lu 	mmio_write_32(EXT_INT_WAKEUP_REQ_CLR, mmio_read_32(ROOT_CPUTOP_ADDR));
548*ebb44440SRoger Lu 
549*ebb44440SRoger Lu 	/* Clear spm2mcupm wakeup interrupt status */
550*ebb44440SRoger Lu 	mmio_write_32(SPM2MCUPM_CON, 0);
551*ebb44440SRoger Lu }
552*ebb44440SRoger Lu 
__spm_xo_soc_bblpm(int en)553*ebb44440SRoger Lu void __spm_xo_soc_bblpm(int en)
554*ebb44440SRoger Lu {
555*ebb44440SRoger Lu 	if (en == 1) {
556*ebb44440SRoger Lu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
557*ebb44440SRoger Lu 				   RC_SW_SRCLKEN_FPM, RC_SW_SRCLKEN_RC);
558*ebb44440SRoger Lu 		assert(mt_spm_bblpm_cnt == 0);
559*ebb44440SRoger Lu 		mt_spm_bblpm_cnt += 1;
560*ebb44440SRoger Lu 	} else {
561*ebb44440SRoger Lu 		mmio_clrsetbits_32(RC_M00_SRCLKEN_CFG,
562*ebb44440SRoger Lu 				   RC_SW_SRCLKEN_RC, RC_SW_SRCLKEN_FPM);
563*ebb44440SRoger Lu 		mt_spm_bblpm_cnt -= 1;
564*ebb44440SRoger Lu 	}
565*ebb44440SRoger Lu }
566*ebb44440SRoger Lu 
__spm_hw_s1_state_monitor(int en,unsigned int * status)567*ebb44440SRoger Lu void __spm_hw_s1_state_monitor(int en, unsigned int *status)
568*ebb44440SRoger Lu {
569*ebb44440SRoger Lu 	unsigned int reg;
570*ebb44440SRoger Lu 
571*ebb44440SRoger Lu 	reg = mmio_read_32(SPM_ACK_CHK_CON_3);
572*ebb44440SRoger Lu 
573*ebb44440SRoger Lu 	if (en == 1) {
574*ebb44440SRoger Lu 		reg &= ~SPM_ACK_CHK_3_CON_CLR_ALL;
575*ebb44440SRoger Lu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
576*ebb44440SRoger Lu 		reg |= SPM_ACK_CHK_3_CON_EN;
577*ebb44440SRoger Lu 		mmio_write_32(SPM_ACK_CHK_CON_3, reg);
578*ebb44440SRoger Lu 	} else {
579*ebb44440SRoger Lu 		if (((reg & SPM_ACK_CHK_3_CON_RESULT) != 0U) &&
580*ebb44440SRoger Lu 		    (status != NULL)) {
581*ebb44440SRoger Lu 			*status |= SPM_INTERNAL_STATUS_HW_S1;
582*ebb44440SRoger Lu 		}
583*ebb44440SRoger Lu 
584*ebb44440SRoger Lu 		mmio_clrsetbits_32(SPM_ACK_CHK_CON_3, SPM_ACK_CHK_3_CON_EN,
585*ebb44440SRoger Lu 				   SPM_ACK_CHK_3_CON_HW_MODE_TRIG |
586*ebb44440SRoger Lu 				   SPM_ACK_CHK_3_CON_CLR_ALL);
587*ebb44440SRoger Lu 	}
588*ebb44440SRoger Lu }
589