1*ebb44440SRoger Lu /*
2*ebb44440SRoger Lu * Copyright (c) 2020, MediaTek Inc. All rights reserved.
3*ebb44440SRoger Lu *
4*ebb44440SRoger Lu * SPDX-License-Identifier: BSD-3-Clause
5*ebb44440SRoger Lu */
6*ebb44440SRoger Lu
7*ebb44440SRoger Lu #include <common/debug.h>
8*ebb44440SRoger Lu #include <lib/mmio.h>
9*ebb44440SRoger Lu
10*ebb44440SRoger Lu #include <mt_spm.h>
11*ebb44440SRoger Lu #include <mt_spm_conservation.h>
12*ebb44440SRoger Lu #include <mt_spm_idle.h>
13*ebb44440SRoger Lu #include <mt_spm_internal.h>
14*ebb44440SRoger Lu #include <mt_spm_reg.h>
15*ebb44440SRoger Lu #include <mt_spm_resource_req.h>
16*ebb44440SRoger Lu #include <plat_pm.h>
17*ebb44440SRoger Lu
18*ebb44440SRoger Lu #define __WAKE_SRC_FOR_IDLE_COMMON__ \
19*ebb44440SRoger Lu (R12_PCM_TIMER | \
20*ebb44440SRoger Lu R12_KP_IRQ_B | \
21*ebb44440SRoger Lu R12_APWDT_EVENT_B | \
22*ebb44440SRoger Lu R12_APXGPT1_EVENT_B | \
23*ebb44440SRoger Lu R12_CONN2AP_SPM_WAKEUP_B | \
24*ebb44440SRoger Lu R12_EINT_EVENT_B | \
25*ebb44440SRoger Lu R12_CONN_WDT_IRQ_B | \
26*ebb44440SRoger Lu R12_CCIF0_EVENT_B | \
27*ebb44440SRoger Lu R12_SSPM2SPM_WAKEUP_B | \
28*ebb44440SRoger Lu R12_SCP2SPM_WAKEUP_B | \
29*ebb44440SRoger Lu R12_ADSP2SPM_WAKEUP_B | \
30*ebb44440SRoger Lu R12_USBX_CDSC_B | \
31*ebb44440SRoger Lu R12_USBX_POWERDWN_B | \
32*ebb44440SRoger Lu R12_SYS_TIMER_EVENT_B | \
33*ebb44440SRoger Lu R12_EINT_EVENT_SECURE_B | \
34*ebb44440SRoger Lu R12_CCIF1_EVENT_B | \
35*ebb44440SRoger Lu R12_AFE_IRQ_MCU_B | \
36*ebb44440SRoger Lu R12_SYS_CIRQ_IRQ_B | \
37*ebb44440SRoger Lu R12_MD2AP_PEER_EVENT_B | \
38*ebb44440SRoger Lu R12_MD1_WDT_B | \
39*ebb44440SRoger Lu R12_CLDMA_EVENT_B | \
40*ebb44440SRoger Lu R12_REG_CPU_WAKEUP | \
41*ebb44440SRoger Lu R12_APUSYS_WAKE_HOST_B | \
42*ebb44440SRoger Lu R12_PCIE_BRIDGE_IRQ | \
43*ebb44440SRoger Lu R12_PCIE_IRQ)
44*ebb44440SRoger Lu
45*ebb44440SRoger Lu #if defined(CFG_MICROTRUST_TEE_SUPPORT)
46*ebb44440SRoger Lu #define WAKE_SRC_FOR_IDLE (__WAKE_SRC_FOR_IDLE_COMMON__)
47*ebb44440SRoger Lu #else
48*ebb44440SRoger Lu #define WAKE_SRC_FOR_IDLE \
49*ebb44440SRoger Lu (__WAKE_SRC_FOR_IDLE_COMMON__ | \
50*ebb44440SRoger Lu R12_SEJ_EVENT_B)
51*ebb44440SRoger Lu #endif
52*ebb44440SRoger Lu
53*ebb44440SRoger Lu static struct pwr_ctrl idle_spm_pwr = {
54*ebb44440SRoger Lu .timer_val = 0x28000,
55*ebb44440SRoger Lu .wake_src = WAKE_SRC_FOR_IDLE,
56*ebb44440SRoger Lu
57*ebb44440SRoger Lu /* Auto-gen Start */
58*ebb44440SRoger Lu
59*ebb44440SRoger Lu /* SPM_AP_STANDBY_CON */
60*ebb44440SRoger Lu .reg_wfi_op = 0,
61*ebb44440SRoger Lu .reg_wfi_type = 0,
62*ebb44440SRoger Lu .reg_mp0_cputop_idle_mask = 0,
63*ebb44440SRoger Lu .reg_mp1_cputop_idle_mask = 0,
64*ebb44440SRoger Lu .reg_mcusys_idle_mask = 0,
65*ebb44440SRoger Lu .reg_md_apsrc_1_sel = 0,
66*ebb44440SRoger Lu .reg_md_apsrc_0_sel = 0,
67*ebb44440SRoger Lu .reg_conn_apsrc_sel = 0,
68*ebb44440SRoger Lu
69*ebb44440SRoger Lu /* SPM_SRC6_MASK */
70*ebb44440SRoger Lu .reg_dpmaif_srcclkena_mask_b = 1,
71*ebb44440SRoger Lu .reg_dpmaif_infra_req_mask_b = 1,
72*ebb44440SRoger Lu .reg_dpmaif_apsrc_req_mask_b = 1,
73*ebb44440SRoger Lu .reg_dpmaif_vrf18_req_mask_b = 1,
74*ebb44440SRoger Lu .reg_dpmaif_ddr_en_mask_b = 1,
75*ebb44440SRoger Lu
76*ebb44440SRoger Lu /* SPM_SRC_REQ */
77*ebb44440SRoger Lu .reg_spm_apsrc_req = 1,
78*ebb44440SRoger Lu .reg_spm_f26m_req = 1,
79*ebb44440SRoger Lu .reg_spm_infra_req = 1,
80*ebb44440SRoger Lu .reg_spm_vrf18_req = 1,
81*ebb44440SRoger Lu .reg_spm_ddr_en_req = 1,
82*ebb44440SRoger Lu .reg_spm_dvfs_req = 0,
83*ebb44440SRoger Lu .reg_spm_sw_mailbox_req = 0,
84*ebb44440SRoger Lu .reg_spm_sspm_mailbox_req = 0,
85*ebb44440SRoger Lu .reg_spm_adsp_mailbox_req = 0,
86*ebb44440SRoger Lu .reg_spm_scp_mailbox_req = 0,
87*ebb44440SRoger Lu
88*ebb44440SRoger Lu /* SPM_SRC_MASK */
89*ebb44440SRoger Lu .reg_md_srcclkena_0_mask_b = 1,
90*ebb44440SRoger Lu .reg_md_srcclkena2infra_req_0_mask_b = 0,
91*ebb44440SRoger Lu .reg_md_apsrc2infra_req_0_mask_b = 1,
92*ebb44440SRoger Lu .reg_md_apsrc_req_0_mask_b = 1,
93*ebb44440SRoger Lu .reg_md_vrf18_req_0_mask_b = 1,
94*ebb44440SRoger Lu .reg_md_ddr_en_0_mask_b = 1,
95*ebb44440SRoger Lu .reg_md_srcclkena_1_mask_b = 0,
96*ebb44440SRoger Lu .reg_md_srcclkena2infra_req_1_mask_b = 0,
97*ebb44440SRoger Lu .reg_md_apsrc2infra_req_1_mask_b = 0,
98*ebb44440SRoger Lu .reg_md_apsrc_req_1_mask_b = 0,
99*ebb44440SRoger Lu .reg_md_vrf18_req_1_mask_b = 0,
100*ebb44440SRoger Lu .reg_md_ddr_en_1_mask_b = 0,
101*ebb44440SRoger Lu .reg_conn_srcclkena_mask_b = 1,
102*ebb44440SRoger Lu .reg_conn_srcclkenb_mask_b = 0,
103*ebb44440SRoger Lu .reg_conn_infra_req_mask_b = 1,
104*ebb44440SRoger Lu .reg_conn_apsrc_req_mask_b = 1,
105*ebb44440SRoger Lu .reg_conn_vrf18_req_mask_b = 1,
106*ebb44440SRoger Lu .reg_conn_ddr_en_mask_b = 1,
107*ebb44440SRoger Lu .reg_conn_vfe28_mask_b = 0,
108*ebb44440SRoger Lu .reg_srcclkeni0_srcclkena_mask_b = 1,
109*ebb44440SRoger Lu .reg_srcclkeni0_infra_req_mask_b = 1,
110*ebb44440SRoger Lu .reg_srcclkeni1_srcclkena_mask_b = 0,
111*ebb44440SRoger Lu .reg_srcclkeni1_infra_req_mask_b = 0,
112*ebb44440SRoger Lu .reg_srcclkeni2_srcclkena_mask_b = 0,
113*ebb44440SRoger Lu .reg_srcclkeni2_infra_req_mask_b = 0,
114*ebb44440SRoger Lu .reg_infrasys_apsrc_req_mask_b = 0,
115*ebb44440SRoger Lu .reg_infrasys_ddr_en_mask_b = 1,
116*ebb44440SRoger Lu .reg_md32_srcclkena_mask_b = 1,
117*ebb44440SRoger Lu .reg_md32_infra_req_mask_b = 1,
118*ebb44440SRoger Lu .reg_md32_apsrc_req_mask_b = 1,
119*ebb44440SRoger Lu .reg_md32_vrf18_req_mask_b = 1,
120*ebb44440SRoger Lu .reg_md32_ddr_en_mask_b = 1,
121*ebb44440SRoger Lu
122*ebb44440SRoger Lu /* SPM_SRC2_MASK */
123*ebb44440SRoger Lu .reg_scp_srcclkena_mask_b = 1,
124*ebb44440SRoger Lu .reg_scp_infra_req_mask_b = 1,
125*ebb44440SRoger Lu .reg_scp_apsrc_req_mask_b = 1,
126*ebb44440SRoger Lu .reg_scp_vrf18_req_mask_b = 1,
127*ebb44440SRoger Lu .reg_scp_ddr_en_mask_b = 1,
128*ebb44440SRoger Lu .reg_audio_dsp_srcclkena_mask_b = 1,
129*ebb44440SRoger Lu .reg_audio_dsp_infra_req_mask_b = 1,
130*ebb44440SRoger Lu .reg_audio_dsp_apsrc_req_mask_b = 1,
131*ebb44440SRoger Lu .reg_audio_dsp_vrf18_req_mask_b = 1,
132*ebb44440SRoger Lu .reg_audio_dsp_ddr_en_mask_b = 1,
133*ebb44440SRoger Lu .reg_ufs_srcclkena_mask_b = 1,
134*ebb44440SRoger Lu .reg_ufs_infra_req_mask_b = 1,
135*ebb44440SRoger Lu .reg_ufs_apsrc_req_mask_b = 1,
136*ebb44440SRoger Lu .reg_ufs_vrf18_req_mask_b = 1,
137*ebb44440SRoger Lu .reg_ufs_ddr_en_mask_b = 1,
138*ebb44440SRoger Lu .reg_disp0_apsrc_req_mask_b = 1,
139*ebb44440SRoger Lu .reg_disp0_ddr_en_mask_b = 1,
140*ebb44440SRoger Lu .reg_disp1_apsrc_req_mask_b = 1,
141*ebb44440SRoger Lu .reg_disp1_ddr_en_mask_b = 1,
142*ebb44440SRoger Lu .reg_gce_infra_req_mask_b = 1,
143*ebb44440SRoger Lu .reg_gce_apsrc_req_mask_b = 1,
144*ebb44440SRoger Lu .reg_gce_vrf18_req_mask_b = 1,
145*ebb44440SRoger Lu .reg_gce_ddr_en_mask_b = 1,
146*ebb44440SRoger Lu .reg_apu_srcclkena_mask_b = 1,
147*ebb44440SRoger Lu .reg_apu_infra_req_mask_b = 1,
148*ebb44440SRoger Lu .reg_apu_apsrc_req_mask_b = 1,
149*ebb44440SRoger Lu .reg_apu_vrf18_req_mask_b = 1,
150*ebb44440SRoger Lu .reg_apu_ddr_en_mask_b = 1,
151*ebb44440SRoger Lu .reg_cg_check_srcclkena_mask_b = 0,
152*ebb44440SRoger Lu .reg_cg_check_apsrc_req_mask_b = 0,
153*ebb44440SRoger Lu .reg_cg_check_vrf18_req_mask_b = 0,
154*ebb44440SRoger Lu .reg_cg_check_ddr_en_mask_b = 0,
155*ebb44440SRoger Lu
156*ebb44440SRoger Lu /* SPM_SRC3_MASK */
157*ebb44440SRoger Lu .reg_dvfsrc_event_trigger_mask_b = 1,
158*ebb44440SRoger Lu .reg_sw2spm_int0_mask_b = 0,
159*ebb44440SRoger Lu .reg_sw2spm_int1_mask_b = 0,
160*ebb44440SRoger Lu .reg_sw2spm_int2_mask_b = 0,
161*ebb44440SRoger Lu .reg_sw2spm_int3_mask_b = 0,
162*ebb44440SRoger Lu .reg_sc_adsp2spm_wakeup_mask_b = 0,
163*ebb44440SRoger Lu .reg_sc_sspm2spm_wakeup_mask_b = 0,
164*ebb44440SRoger Lu .reg_sc_scp2spm_wakeup_mask_b = 0,
165*ebb44440SRoger Lu .reg_csyspwrreq_mask = 1,
166*ebb44440SRoger Lu .reg_spm_srcclkena_reserved_mask_b = 0,
167*ebb44440SRoger Lu .reg_spm_infra_req_reserved_mask_b = 0,
168*ebb44440SRoger Lu .reg_spm_apsrc_req_reserved_mask_b = 0,
169*ebb44440SRoger Lu .reg_spm_vrf18_req_reserved_mask_b = 0,
170*ebb44440SRoger Lu .reg_spm_ddr_en_reserved_mask_b = 0,
171*ebb44440SRoger Lu .reg_mcupm_srcclkena_mask_b = 1,
172*ebb44440SRoger Lu .reg_mcupm_infra_req_mask_b = 1,
173*ebb44440SRoger Lu .reg_mcupm_apsrc_req_mask_b = 1,
174*ebb44440SRoger Lu .reg_mcupm_vrf18_req_mask_b = 1,
175*ebb44440SRoger Lu .reg_mcupm_ddr_en_mask_b = 1,
176*ebb44440SRoger Lu .reg_msdc0_srcclkena_mask_b = 1,
177*ebb44440SRoger Lu .reg_msdc0_infra_req_mask_b = 1,
178*ebb44440SRoger Lu .reg_msdc0_apsrc_req_mask_b = 1,
179*ebb44440SRoger Lu .reg_msdc0_vrf18_req_mask_b = 1,
180*ebb44440SRoger Lu .reg_msdc0_ddr_en_mask_b = 1,
181*ebb44440SRoger Lu .reg_msdc1_srcclkena_mask_b = 1,
182*ebb44440SRoger Lu .reg_msdc1_infra_req_mask_b = 1,
183*ebb44440SRoger Lu .reg_msdc1_apsrc_req_mask_b = 1,
184*ebb44440SRoger Lu .reg_msdc1_vrf18_req_mask_b = 1,
185*ebb44440SRoger Lu .reg_msdc1_ddr_en_mask_b = 1,
186*ebb44440SRoger Lu
187*ebb44440SRoger Lu /* SPM_SRC4_MASK */
188*ebb44440SRoger Lu .ccif_event_mask_b = 0xFFF,
189*ebb44440SRoger Lu .reg_bak_psri_srcclkena_mask_b = 0,
190*ebb44440SRoger Lu .reg_bak_psri_infra_req_mask_b = 0,
191*ebb44440SRoger Lu .reg_bak_psri_apsrc_req_mask_b = 0,
192*ebb44440SRoger Lu .reg_bak_psri_vrf18_req_mask_b = 0,
193*ebb44440SRoger Lu .reg_bak_psri_ddr_en_mask_b = 0,
194*ebb44440SRoger Lu .reg_dramc0_md32_infra_req_mask_b = 1,
195*ebb44440SRoger Lu .reg_dramc0_md32_vrf18_req_mask_b = 0,
196*ebb44440SRoger Lu .reg_dramc1_md32_infra_req_mask_b = 1,
197*ebb44440SRoger Lu .reg_dramc1_md32_vrf18_req_mask_b = 0,
198*ebb44440SRoger Lu .reg_conn_srcclkenb2pwrap_mask_b = 0,
199*ebb44440SRoger Lu .reg_dramc0_md32_wakeup_mask = 1,
200*ebb44440SRoger Lu .reg_dramc1_md32_wakeup_mask = 1,
201*ebb44440SRoger Lu
202*ebb44440SRoger Lu /* SPM_SRC5_MASK */
203*ebb44440SRoger Lu .reg_mcusys_merge_apsrc_req_mask_b = 0x11,
204*ebb44440SRoger Lu .reg_mcusys_merge_ddr_en_mask_b = 0x11,
205*ebb44440SRoger Lu .reg_msdc2_srcclkena_mask_b = 1,
206*ebb44440SRoger Lu .reg_msdc2_infra_req_mask_b = 1,
207*ebb44440SRoger Lu .reg_msdc2_apsrc_req_mask_b = 1,
208*ebb44440SRoger Lu .reg_msdc2_vrf18_req_mask_b = 1,
209*ebb44440SRoger Lu .reg_msdc2_ddr_en_mask_b = 1,
210*ebb44440SRoger Lu .reg_pcie_srcclkena_mask_b = 1,
211*ebb44440SRoger Lu .reg_pcie_infra_req_mask_b = 1,
212*ebb44440SRoger Lu .reg_pcie_apsrc_req_mask_b = 1,
213*ebb44440SRoger Lu .reg_pcie_vrf18_req_mask_b = 1,
214*ebb44440SRoger Lu .reg_pcie_ddr_en_mask_b = 1,
215*ebb44440SRoger Lu
216*ebb44440SRoger Lu /* SPM_WAKEUP_EVENT_MASK */
217*ebb44440SRoger Lu .reg_wakeup_event_mask = 0x01282202,
218*ebb44440SRoger Lu
219*ebb44440SRoger Lu /* SPM_WAKEUP_EVENT_EXT_MASK */
220*ebb44440SRoger Lu .reg_ext_wakeup_event_mask = 0xFFFFFFFF,
221*ebb44440SRoger Lu
222*ebb44440SRoger Lu /* Auto-gen End */
223*ebb44440SRoger Lu };
224*ebb44440SRoger Lu
225*ebb44440SRoger Lu struct spm_lp_scen idle_spm_lp = {
226*ebb44440SRoger Lu .pwrctrl = &idle_spm_pwr,
227*ebb44440SRoger Lu };
228*ebb44440SRoger Lu
mt_spm_idle_generic_enter(int state_id,unsigned int ext_opand,spm_idle_conduct fn)229*ebb44440SRoger Lu int mt_spm_idle_generic_enter(int state_id, unsigned int ext_opand,
230*ebb44440SRoger Lu spm_idle_conduct fn)
231*ebb44440SRoger Lu {
232*ebb44440SRoger Lu unsigned int src_req = 0;
233*ebb44440SRoger Lu
234*ebb44440SRoger Lu if (fn != NULL) {
235*ebb44440SRoger Lu fn(&idle_spm_lp, &src_req);
236*ebb44440SRoger Lu }
237*ebb44440SRoger Lu
238*ebb44440SRoger Lu return spm_conservation(state_id, ext_opand, &idle_spm_lp, src_req);
239*ebb44440SRoger Lu }
mt_spm_idle_generic_resume(int state_id,unsigned int ext_opand,struct wake_status ** status)240*ebb44440SRoger Lu void mt_spm_idle_generic_resume(int state_id, unsigned int ext_opand,
241*ebb44440SRoger Lu struct wake_status **status)
242*ebb44440SRoger Lu {
243*ebb44440SRoger Lu spm_conservation_finish(state_id, ext_opand, &idle_spm_lp, status);
244*ebb44440SRoger Lu }
245*ebb44440SRoger Lu
mt_spm_idle_generic_init(void)246*ebb44440SRoger Lu void mt_spm_idle_generic_init(void)
247*ebb44440SRoger Lu {
248*ebb44440SRoger Lu spm_conservation_pwrctrl_init(idle_spm_lp.pwrctrl);
249*ebb44440SRoger Lu }
250