xref: /rk3399_ARM-atf/plat/mediatek/mt8183/include/platform_def.h (revision 3c25ba440750d4b58599aca907a479627ef62551)
13fa9dec4Skenny liang /*
23fa9dec4Skenny liang  * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved.
33fa9dec4Skenny liang  *
43fa9dec4Skenny liang  * SPDX-License-Identifier: BSD-3-Clause
53fa9dec4Skenny liang  */
63fa9dec4Skenny liang 
73fa9dec4Skenny liang #ifndef PLATFORM_DEF_H
83fa9dec4Skenny liang #define PLATFORM_DEF_H
93fa9dec4Skenny liang 
103fa9dec4Skenny liang #include <arch.h>
113fa9dec4Skenny liang #include <drivers/arm/gic_common.h>
123fa9dec4Skenny liang 
133fa9dec4Skenny liang #define PLAT_PRIMARY_CPU   0x0
143fa9dec4Skenny liang 
153fa9dec4Skenny liang #define IO_PHYS            0x10000000
163fa9dec4Skenny liang #define INFRACFG_AO_BASE   (IO_PHYS + 0x1000)
173fa9dec4Skenny liang #define PERI_BASE          (IO_PHYS + 0x3000)
183fa9dec4Skenny liang #define GPIO_BASE          (IO_PHYS + 0x5000)
193fa9dec4Skenny liang #define SPM_BASE           (IO_PHYS + 0x6000)
203fa9dec4Skenny liang #define SLEEP_REG_MD_BASE  (IO_PHYS + 0xf000)
213fa9dec4Skenny liang #define RGU_BASE           (IO_PHYS + 0x7000)
223fa9dec4Skenny liang #define I2C4_BASE_SE       (IO_PHYS + 0x1008000)
233fa9dec4Skenny liang #define I2C2_BASE_SE       (IO_PHYS + 0x1009000)
243fa9dec4Skenny liang #define PMIC_WRAP_BASE     (IO_PHYS + 0xd000)
253fa9dec4Skenny liang #define MCUCFG_BASE        0x0c530000
263fa9dec4Skenny liang #define CFG_SF_CTRL        0x0c510014
273fa9dec4Skenny liang #define CFG_SF_INI         0x0c510010
283fa9dec4Skenny liang #define EMI_MPU_BASE       (IO_PHYS + 0x226000)
293fa9dec4Skenny liang #define TRNG_base          (IO_PHYS + 0x20f000)
303fa9dec4Skenny liang #define MT_GIC_BASE        0x0c000000
313fa9dec4Skenny liang #define PLAT_MT_CCI_BASE   0x0c500000
323fa9dec4Skenny liang #define CCI_SIZE           0x00010000
333fa9dec4Skenny liang #define EINT_BASE          0x1000b000
343fa9dec4Skenny liang #define DVFSRC_BASE        (IO_PHYS + 0x12000)
353fa9dec4Skenny liang 
363fa9dec4Skenny liang #define SSPM_CFGREG_BASE   (IO_PHYS + 0x440000)
373fa9dec4Skenny liang #define SSPM_MBOX_3_BASE   (IO_PHYS + 0x480000)
383fa9dec4Skenny liang 
393fa9dec4Skenny liang #define INFRACFG_AO_BASE   (IO_PHYS + 0x1000)
403fa9dec4Skenny liang 
413fa9dec4Skenny liang #define APMIXEDSYS         (IO_PHYS + 0xC000)
423fa9dec4Skenny liang #define ARMPLL_LL_CON0     (APMIXEDSYS + 0x200)
433fa9dec4Skenny liang #define ARMPLL_L_CON0      (APMIXEDSYS + 0x210)
44*3c25ba44Skenny liang #define ARMPLL_L_PWR_CON0  (APMIXEDSYS + 0x21c)
453fa9dec4Skenny liang #define MAINPLL_CON0       (APMIXEDSYS + 0x220)
463fa9dec4Skenny liang #define CCIPLL_CON0        (APMIXEDSYS + 0x290)
473fa9dec4Skenny liang 
483fa9dec4Skenny liang #define TOP_CKMUXSEL       (INFRACFG_AO_BASE + 0x0)
493fa9dec4Skenny liang 
503fa9dec4Skenny liang #define armpll_mux1_sel_big_mask    (0xf << 4)
513fa9dec4Skenny liang #define armpll_mux1_sel_big_ARMSPLL (0x1 << 4)
523fa9dec4Skenny liang #define armpll_mux1_sel_sml_mask    (0xf << 8)
533fa9dec4Skenny liang #define armpll_mux1_sel_sml_ARMSPLL (0x1 << 8)
543fa9dec4Skenny liang 
553fa9dec4Skenny liang 
563fa9dec4Skenny liang /* Aggregate of all devices in the first GB */
573fa9dec4Skenny liang #define MTK_DEV_RNG0_BASE    IO_PHYS
583fa9dec4Skenny liang #define MTK_DEV_RNG0_SIZE    0x490000
593fa9dec4Skenny liang #define MTK_DEV_RNG1_BASE    (IO_PHYS + 0x1000000)
603fa9dec4Skenny liang #define MTK_DEV_RNG1_SIZE    0x4000000
613fa9dec4Skenny liang #define MTK_DEV_RNG2_BASE    0x0c000000
623fa9dec4Skenny liang #define MTK_DEV_RNG2_SIZE    0x600000
633fa9dec4Skenny liang #define MT_MCUSYS_SIZE       0x90000
643fa9dec4Skenny liang #define RAM_CONSOLE_BASE     0x11d000
653fa9dec4Skenny liang #define RAM_CONSOLE_SIZE     0x1000
663fa9dec4Skenny liang 
673fa9dec4Skenny liang /*******************************************************************************
683fa9dec4Skenny liang  * MSDC
693fa9dec4Skenny liang  ******************************************************************************/
703fa9dec4Skenny liang #define MSDC0_BASE          (IO_PHYS + 0x01230000)
713fa9dec4Skenny liang 
723fa9dec4Skenny liang /*******************************************************************************
733fa9dec4Skenny liang  * MCUSYS related constants
743fa9dec4Skenny liang  ******************************************************************************/
753fa9dec4Skenny liang #define MT_L2_WRITE_ACCESS_RATE  (MCUCFG_BASE + 0x604)
763fa9dec4Skenny liang #define MP0_CA7L_CACHE_CONFIG    (MCUCFG_BASE + 0x7f0)
773fa9dec4Skenny liang #define MP1_CA7L_CACHE_CONFIG    (MCUCFG_BASE + 0x7f4)
78*3c25ba44Skenny liang #define EMI_WFIFO                (MCUCFG_BASE + 0x0b5c)
793fa9dec4Skenny liang 
803fa9dec4Skenny liang /*******************************************************************************
813fa9dec4Skenny liang  * GIC related constants
823fa9dec4Skenny liang  ******************************************************************************/
833fa9dec4Skenny liang #define MT_POLARITY_LOW     0
843fa9dec4Skenny liang #define MT_POLARITY_HIGH    1
853fa9dec4Skenny liang #define MT_EDGE_SENSITIVE   1
863fa9dec4Skenny liang #define MT_LEVEL_SENSITIVE  0
873fa9dec4Skenny liang 
883fa9dec4Skenny liang /*******************************************************************************
893fa9dec4Skenny liang  * UART related constants
903fa9dec4Skenny liang  ******************************************************************************/
913fa9dec4Skenny liang #define UART0_BASE    (IO_PHYS + 0x01002000)
92f9f84f44Skenny liang #define UART1_BASE    (IO_PHYS + 0x01003000)
933fa9dec4Skenny liang 
943fa9dec4Skenny liang #define UART_BAUDRATE 115200
953fa9dec4Skenny liang #define UART_CLOCK    26000000
963fa9dec4Skenny liang 
973fa9dec4Skenny liang /*******************************************************************************
983fa9dec4Skenny liang  * System counter frequency related constants
993fa9dec4Skenny liang  ******************************************************************************/
1003fa9dec4Skenny liang #define SYS_COUNTER_FREQ_IN_TICKS    13000000
1013fa9dec4Skenny liang #define SYS_COUNTER_FREQ_IN_MHZ      13
1023fa9dec4Skenny liang 
1033fa9dec4Skenny liang /*******************************************************************************
1043fa9dec4Skenny liang  * GIC-400 & interrupt handling related constants
1053fa9dec4Skenny liang  ******************************************************************************/
1063fa9dec4Skenny liang 
1073fa9dec4Skenny liang /* Base MTK_platform compatible GIC memory map */
1083fa9dec4Skenny liang #define BASE_GICD_BASE        MT_GIC_BASE
1093fa9dec4Skenny liang #define BASE_GICC_BASE        (MT_GIC_BASE + 0x400000)
1103fa9dec4Skenny liang #define MT_GIC_RDIST_BASE     (MT_GIC_BASE + 0x100000)
1113fa9dec4Skenny liang #define BASE_GICR_BASE        (MT_GIC_BASE + 0x100000)
1123fa9dec4Skenny liang #define BASE_GICH_BASE        (MT_GIC_BASE + 0x4000)
1133fa9dec4Skenny liang #define BASE_GICV_BASE        (MT_GIC_BASE + 0x6000)
1143fa9dec4Skenny liang #define INT_POL_CTL0          (MCUCFG_BASE + 0xa80)
1153fa9dec4Skenny liang #define SEC_POL_CTL_EN0       (MCUCFG_BASE + 0xa00)
1163fa9dec4Skenny liang #define GIC_SYNC_DCM          (MCUCFG_BASE + 0x758)
1173fa9dec4Skenny liang #define GIC_SYNC_DCM_MASK     0x3
1183fa9dec4Skenny liang #define GIC_SYNC_DCM_ON       0x3
1193fa9dec4Skenny liang #define GIC_SYNC_DCM_OFF      0x0
1203fa9dec4Skenny liang #define GIC_PRIVATE_SIGNALS   32
1213fa9dec4Skenny liang 
1223fa9dec4Skenny liang #define PLAT_ARM_GICD_BASE BASE_GICD_BASE
1233fa9dec4Skenny liang #define PLAT_ARM_GICC_BASE BASE_GICC_BASE
1243fa9dec4Skenny liang 
1253fa9dec4Skenny liang #define PLAT_ARM_G1S_IRQ_PROPS(grp) ( \
1263fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_0, GIC_HIGHEST_SEC_PRIORITY, grp, \
1273fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1283fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_1, GIC_HIGHEST_SEC_PRIORITY, grp, \
1293fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1303fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_2, GIC_HIGHEST_SEC_PRIORITY, grp, \
1313fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1323fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_3, GIC_HIGHEST_SEC_PRIORITY, grp, \
1333fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1343fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_4, GIC_HIGHEST_SEC_PRIORITY, grp, \
1353fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1363fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_5, GIC_HIGHEST_SEC_PRIORITY, grp, \
1373fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1383fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_6, GIC_HIGHEST_SEC_PRIORITY, grp, \
1393fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE), \
1403fa9dec4Skenny liang INTR_PROP_DESC(MT_IRQ_SEC_SGI_7, GIC_HIGHEST_SEC_PRIORITY, grp, \
1413fa9dec4Skenny liang 			GIC_INTR_CFG_EDGE)) \
1423fa9dec4Skenny liang 
1433fa9dec4Skenny liang #define PLAT_ARM_G0_IRQ_PROPS(grp)
1443fa9dec4Skenny liang 
1453fa9dec4Skenny liang /*******************************************************************************
1463fa9dec4Skenny liang  * CCI-400 related constants
1473fa9dec4Skenny liang  ******************************************************************************/
1483fa9dec4Skenny liang #define PLAT_MT_CCI_CLUSTER0_SL_IFACE_IX    4
1493fa9dec4Skenny liang #define PLAT_MT_CCI_CLUSTER1_SL_IFACE_IX    3
1503fa9dec4Skenny liang 
1513fa9dec4Skenny liang /*******************************************************************************
1523fa9dec4Skenny liang  * WDT Registers
1533fa9dec4Skenny liang  ******************************************************************************/
1543fa9dec4Skenny liang #define MTK_WDT_BASE            (IO_PHYS + 0x00007000)
1553fa9dec4Skenny liang #define MTK_WDT_SIZE            0x1000
1563fa9dec4Skenny liang #define MTK_WDT_MODE            (MTK_WDT_BASE + 0x0000)
1573fa9dec4Skenny liang #define MTK_WDT_LENGTH          (MTK_WDT_BASE + 0x0004)
1583fa9dec4Skenny liang #define MTK_WDT_RESTART         (MTK_WDT_BASE + 0x0008)
1593fa9dec4Skenny liang #define MTK_WDT_STATUS          (MTK_WDT_BASE + 0x000C)
1603fa9dec4Skenny liang #define MTK_WDT_INTERVAL        (MTK_WDT_BASE + 0x0010)
1613fa9dec4Skenny liang #define MTK_WDT_SWRST           (MTK_WDT_BASE + 0x0014)
1623fa9dec4Skenny liang #define MTK_WDT_SWSYSRST        (MTK_WDT_BASE + 0x0018)
1633fa9dec4Skenny liang #define MTK_WDT_NONRST_REG      (MTK_WDT_BASE + 0x0020)
1643fa9dec4Skenny liang #define MTK_WDT_NONRST_REG2     (MTK_WDT_BASE + 0x0024)
1653fa9dec4Skenny liang #define MTK_WDT_REQ_MODE        (MTK_WDT_BASE + 0x0030)
1663fa9dec4Skenny liang #define MTK_WDT_REQ_IRQ_EN      (MTK_WDT_BASE + 0x0034)
1673fa9dec4Skenny liang #define MTK_WDT_EXT_REQ_CON     (MTK_WDT_BASE + 0x0038)
1683fa9dec4Skenny liang #define MTK_WDT_DEBUG_CTL       (MTK_WDT_BASE + 0x0040)
1693fa9dec4Skenny liang #define MTK_WDT_LATCH_CTL       (MTK_WDT_BASE + 0x0044)
1703fa9dec4Skenny liang #define MTK_WDT_DEBUG_CTL2      (MTK_WDT_BASE + 0x00A0)
1713fa9dec4Skenny liang #define MTK_WDT_COUNTER         (MTK_WDT_BASE + 0x0514)
1723fa9dec4Skenny liang 
1733fa9dec4Skenny liang /* WDT_STATUS */
1743fa9dec4Skenny liang #define MTK_WDT_STATUS_SPM_THERMAL_RST      (1 << 0)
1753fa9dec4Skenny liang #define MTK_WDT_STATUS_SPM_RST              (1 << 1)
1763fa9dec4Skenny liang #define MTK_WDT_STATUS_EINT_RST             (1 << 2)
1773fa9dec4Skenny liang #define MTK_WDT_STATUS_SYSRST_RST           (1 << 3) /* from PMIC */
1783fa9dec4Skenny liang #define MTK_WDT_STATUS_DVFSP_RST            (1 << 4)
1793fa9dec4Skenny liang #define MTK_WDT_STATUS_PMCU_RST             (1 << 16)
1803fa9dec4Skenny liang #define MTK_WDT_STATUS_MDDBG_RST            (1 << 17)
1813fa9dec4Skenny liang #define MTK_WDT_STATUS_THERMAL_DIRECT_RST   (1 << 18)
1823fa9dec4Skenny liang #define MTK_WDT_STATUS_DEBUG_RST            (1 << 19)
1833fa9dec4Skenny liang #define MTK_WDT_STATUS_SECURITY_RST         (1 << 28)
1843fa9dec4Skenny liang #define MTK_WDT_STATUS_IRQ_ASSERT           (1 << 29)
1853fa9dec4Skenny liang #define MTK_WDT_STATUS_SW_WDT_RST           (1 << 30)
186621d5f2aSJustin Chadwell #define MTK_WDT_STATUS_HW_WDT_RST           (1U << 31)
1873fa9dec4Skenny liang 
1883fa9dec4Skenny liang /* RGU other related */
1893fa9dec4Skenny liang #define MTK_WDT_MODE_DUAL_MODE    0x0040
1903fa9dec4Skenny liang #define MTK_WDT_MODE_IRQ          0x0008
1913fa9dec4Skenny liang #define MTK_WDT_MODE_KEY          0x22000000
1923fa9dec4Skenny liang #define MTK_WDT_MODE_EXTEN        0x0004
1933fa9dec4Skenny liang #define MTK_WDT_SWRST_KEY         0x1209
1943fa9dec4Skenny liang #define MTK_WDT_RESTART_KEY       0x1971
1953fa9dec4Skenny liang 
1963fa9dec4Skenny liang /*******************************************************************************
1973fa9dec4Skenny liang  * TRNG Registers
1983fa9dec4Skenny liang  ******************************************************************************/
1993fa9dec4Skenny liang #define TRNG_BASE_ADDR       TRNG_base
2003fa9dec4Skenny liang #define TRNG_BASE_SIZE       0x1000
2013fa9dec4Skenny liang #define TRNG_CTRL            (TRNG_base + 0x0000)
2023fa9dec4Skenny liang #define TRNG_TIME            (TRNG_base + 0x0004)
2033fa9dec4Skenny liang #define TRNG_DATA            (TRNG_base + 0x0008)
2043fa9dec4Skenny liang #define TRNG_PDN_base        0x10001000
2053fa9dec4Skenny liang #define TRNG_PDN_BASE_ADDR   TRNG_PDN_BASE_ADDR
2063fa9dec4Skenny liang #define TRNG_PDN_BASE_SIZE   0x1000
2073fa9dec4Skenny liang #define TRNG_PDN_SET         (TRNG_PDN_base + 0x0088)
2083fa9dec4Skenny liang #define TRNG_PDN_CLR         (TRNG_PDN_base + 0x008c)
2093fa9dec4Skenny liang #define TRNG_PDN_STATUS      (TRNG_PDN_base + 0x0094)
2103fa9dec4Skenny liang #define TRNG_CTRL_RDY        0x80000000
2113fa9dec4Skenny liang #define TRNG_CTRL_START      0x00000001
2123fa9dec4Skenny liang #define TRNG_PDN_VALUE       0x200
2133fa9dec4Skenny liang 
2143fa9dec4Skenny liang /* FIQ platform related define */
2153fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_0    8
2163fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_1    9
2173fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_2    10
2183fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_3    11
2193fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_4    12
2203fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_5    13
2213fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_6    14
2223fa9dec4Skenny liang #define MT_IRQ_SEC_SGI_7    15
2233fa9dec4Skenny liang 
2243fa9dec4Skenny liang #define FIQ_SMP_CALL_SGI    13
2253fa9dec4Skenny liang #define WDT_IRQ_BIT_ID      174
2263fa9dec4Skenny liang #define ATF_LOG_IRQ_ID      277
2273fa9dec4Skenny liang 
2283fa9dec4Skenny liang #define ATF_AMMS_IRQ_ID     338
2293fa9dec4Skenny liang #define PCCIF1_IRQ0_BIT_ID  185
2303fa9dec4Skenny liang #define PCCIF1_IRQ1_BIT_ID  186
2313fa9dec4Skenny liang 
2323fa9dec4Skenny liang #define DEBUG_XLAT_TABLE    0
2333fa9dec4Skenny liang 
2343fa9dec4Skenny liang /*******************************************************************************
2353fa9dec4Skenny liang  * Platform binary types for linking
2363fa9dec4Skenny liang  ******************************************************************************/
2373fa9dec4Skenny liang #define PLATFORM_LINKER_FORMAT      "elf64-littleaarch64"
2383fa9dec4Skenny liang #define PLATFORM_LINKER_ARCH        aarch64
2393fa9dec4Skenny liang 
2403fa9dec4Skenny liang /*******************************************************************************
2413fa9dec4Skenny liang  * Generic platform constants
2423fa9dec4Skenny liang  ******************************************************************************/
2433fa9dec4Skenny liang 
2443fa9dec4Skenny liang /* Size of cacheable stacks */
2453fa9dec4Skenny liang #if DEBUG_XLAT_TABLE
2463fa9dec4Skenny liang #define PLATFORM_STACK_SIZE    0x800
2473fa9dec4Skenny liang #elif IMAGE_BL1
2483fa9dec4Skenny liang #define PLATFORM_STACK_SIZE    0x440
2493fa9dec4Skenny liang #elif IMAGE_BL2
2503fa9dec4Skenny liang #define PLATFORM_STACK_SIZE    0x400
2513fa9dec4Skenny liang #elif IMAGE_BL31
2523fa9dec4Skenny liang #define PLATFORM_STACK_SIZE    0x800
2533fa9dec4Skenny liang #elif IMAGE_BL32
2543fa9dec4Skenny liang #define PLATFORM_STACK_SIZE    0x440
2553fa9dec4Skenny liang #endif
2563fa9dec4Skenny liang 
2573fa9dec4Skenny liang #define FIRMWARE_WELCOME_STR    "Booting Trusted Firmware\n"
2583fa9dec4Skenny liang #define PLAT_MAX_PWR_LVL        U(2)
2593fa9dec4Skenny liang #define PLAT_MAX_RET_STATE		U(1)
2603fa9dec4Skenny liang #define PLAT_MAX_OFF_STATE		U(2)
2613fa9dec4Skenny liang 
2623fa9dec4Skenny liang #define PLATFORM_CACHE_LINE_SIZE        64
2633fa9dec4Skenny liang #define PLATFORM_SYSTEM_COUNT           1
2643fa9dec4Skenny liang #define PLATFORM_CLUSTER_COUNT          2
2653fa9dec4Skenny liang #define PLATFORM_CLUSTER0_CORE_COUNT    4
2663fa9dec4Skenny liang #define PLATFORM_CLUSTER1_CORE_COUNT    4
2673fa9dec4Skenny liang #define PLATFORM_CORE_COUNT             (PLATFORM_CLUSTER1_CORE_COUNT + \
2683fa9dec4Skenny liang 					 PLATFORM_CLUSTER0_CORE_COUNT)
2693fa9dec4Skenny liang #define PLATFORM_MAX_CPUS_PER_CLUSTER   4
2703fa9dec4Skenny liang #define PLATFORM_NUM_AFFS               (PLATFORM_SYSTEM_COUNT + \
2713fa9dec4Skenny liang 					 PLATFORM_CLUSTER_COUNT + \
2723fa9dec4Skenny liang 					 PLATFORM_CORE_COUNT)
2733fa9dec4Skenny liang 
2743fa9dec4Skenny liang /*******************************************************************************
2753fa9dec4Skenny liang  * Platform memory map related constants
2763fa9dec4Skenny liang  ******************************************************************************/
2773fa9dec4Skenny liang 
2783fa9dec4Skenny liang #define TZRAM_BASE          0x54600000
2790d8cb493SHung-Te Lin #define TZRAM_SIZE          0x00030000
2803fa9dec4Skenny liang 
2813fa9dec4Skenny liang /*******************************************************************************
2823fa9dec4Skenny liang  * BL31 specific defines.
2833fa9dec4Skenny liang  ******************************************************************************/
2843fa9dec4Skenny liang /*
2853fa9dec4Skenny liang  * Put BL31 at the top of the Trusted SRAM (just below the shared memory, if
2863fa9dec4Skenny liang  * present). BL31_BASE is calculated using the current BL31 debug size plus a
2873fa9dec4Skenny liang  * little space for growth.
2883fa9dec4Skenny liang  */
2893fa9dec4Skenny liang #define BL31_BASE       (TZRAM_BASE + 0x1000)
2903fa9dec4Skenny liang #define BL31_LIMIT      (TZRAM_BASE + TZRAM_SIZE)
2913fa9dec4Skenny liang 
2923fa9dec4Skenny liang /*******************************************************************************
2933fa9dec4Skenny liang  * Platform specific page table and MMU setup constants
2943fa9dec4Skenny liang  ******************************************************************************/
2953fa9dec4Skenny liang #define PLAT_PHY_ADDR_SPACE_SIZE    (1ULL << 32)
2963fa9dec4Skenny liang #define PLAT_VIRT_ADDR_SPACE_SIZE   (1ULL << 32)
2970d8cb493SHung-Te Lin #define MAX_XLAT_TABLES             16
2983fa9dec4Skenny liang #define MAX_MMAP_REGIONS            16
2993fa9dec4Skenny liang 
3003fa9dec4Skenny liang /*******************************************************************************
3013fa9dec4Skenny liang  * Declarations and constants to access the mailboxes safely. Each mailbox is
3023fa9dec4Skenny liang  * aligned on the biggest cache line size in the platform. This is known only
3033fa9dec4Skenny liang  * to the platform as it might have a combination of integrated and external
3043fa9dec4Skenny liang  * caches. Such alignment ensures that two maiboxes do not sit on the same cache
3053fa9dec4Skenny liang  * line at any cache level. They could belong to different cpus/clusters &
3063fa9dec4Skenny liang  * get written while being protected by different locks causing corruption of
3073fa9dec4Skenny liang  * a valid mailbox address.
3083fa9dec4Skenny liang  ******************************************************************************/
3093fa9dec4Skenny liang #define CACHE_WRITEBACK_SHIFT    6
3103fa9dec4Skenny liang #define CACHE_WRITEBACK_GRANULE  (1 << CACHE_WRITEBACK_SHIFT)
3113fa9dec4Skenny liang #endif /* PLATFORM_DEF_H */
312