13fa9dec4Skenny liang /* 23fa9dec4Skenny liang * Copyright (c) 2019, ARM Limited and Contributors. All rights reserved. 33fa9dec4Skenny liang * 43fa9dec4Skenny liang * SPDX-License-Identifier: BSD-3-Clause 53fa9dec4Skenny liang */ 63fa9dec4Skenny liang 73fa9dec4Skenny liang #ifndef MT8183_MCUCFG_H 83fa9dec4Skenny liang #define MT8183_MCUCFG_H 93fa9dec4Skenny liang 103fa9dec4Skenny liang #include <platform_def.h> 113fa9dec4Skenny liang #include <stdint.h> 123fa9dec4Skenny liang 133fa9dec4Skenny liang struct mt8183_mcucfg_regs { 143fa9dec4Skenny liang uint32_t mp0_ca7l_cache_config; /* 0x0 */ 153fa9dec4Skenny liang struct { 163fa9dec4Skenny liang uint32_t mem_delsel0; 173fa9dec4Skenny liang uint32_t mem_delsel1; 183fa9dec4Skenny liang } mp0_cpu[4]; /* 0x4 */ 193fa9dec4Skenny liang uint32_t mp0_cache_mem_delsel0; /* 0x24 */ 203fa9dec4Skenny liang uint32_t mp0_cache_mem_delsel1; /* 0x28 */ 213fa9dec4Skenny liang uint32_t mp0_axi_config; /* 0x2C */ 223fa9dec4Skenny liang uint32_t mp0_misc_config[10]; /* 0x30 */ 233fa9dec4Skenny liang uint32_t mp0_ca7l_cfg_dis; /* 0x58 */ 243fa9dec4Skenny liang uint32_t mp0_ca7l_clken_ctrl; /* 0x5C */ 253fa9dec4Skenny liang uint32_t mp0_ca7l_rst_ctrl; /* 0x60 */ 263fa9dec4Skenny liang uint32_t mp0_ca7l_misc_config; /* 0x64 */ 273fa9dec4Skenny liang uint32_t mp0_ca7l_dbg_pwr_ctrl; /* 0x68 */ 283fa9dec4Skenny liang uint32_t mp0_rw_rsvd0; /* 0x6C */ 293fa9dec4Skenny liang uint32_t mp0_rw_rsvd1; /* 0x70 */ 303fa9dec4Skenny liang uint32_t mp0_ro_rsvd; /* 0x74 */ 313fa9dec4Skenny liang uint32_t reserved0_0[98]; /* 0x78 */ 323fa9dec4Skenny liang uint32_t mp1_ca7l_cache_config; /* 0x200 */ 333fa9dec4Skenny liang uint32_t mp1_miscdbg; /* 0x204 */ 343fa9dec4Skenny liang uint32_t reserved0_1[9]; /* 0x208 */ 353fa9dec4Skenny liang uint32_t mp1_axi_config; /* 0x22C */ 363fa9dec4Skenny liang uint32_t mp1_misc_config[10]; /* 0x230 */ 373fa9dec4Skenny liang uint32_t reserved0_2[3]; /* 0x258 */ 383fa9dec4Skenny liang uint32_t mp1_ca7l_misc_config; /* 0x264 */ 393fa9dec4Skenny liang uint32_t reserved0_3[310]; /* 0x268 */ 403fa9dec4Skenny liang uint32_t cci_adb400_dcm_config; /* 0x740 */ 413fa9dec4Skenny liang uint32_t sync_dcm_config; /* 0x744 */ 423fa9dec4Skenny liang uint32_t reserved0_4[16]; /* 0x748 */ 433fa9dec4Skenny liang uint32_t mp0_cputop_spmc_ctl; /* 0x788 */ 443fa9dec4Skenny liang uint32_t mp1_cputop_spmc_ctl; /* 0x78C */ 453fa9dec4Skenny liang uint32_t mp1_cputop_spmc_sram_ctl; /* 0x790 */ 463fa9dec4Skenny liang uint32_t reserved0_5[23]; /* 0x794 */ 473fa9dec4Skenny liang uint32_t l2_cfg_mp0; /* 0x7F0 */ 483fa9dec4Skenny liang uint32_t l2_cfg_mp1; /* 0x7F4 */ 493fa9dec4Skenny liang uint32_t reserved0_6[1282]; /* 0x7F8 */ 503fa9dec4Skenny liang uint32_t cpusys0_sparkvretcntrl; /* 0x1C00 */ 513fa9dec4Skenny liang uint32_t cpusys0_sparken; /* 0x1C04 */ 523fa9dec4Skenny liang uint32_t cpusys0_amuxsel; /* 0x1C08 */ 533fa9dec4Skenny liang uint32_t reserved0_7[9]; /* 0x1C0C */ 543fa9dec4Skenny liang uint32_t cpusys0_cpu0_spmc_ctl; /* 0x1C30 */ 553fa9dec4Skenny liang uint32_t cpusys0_cpu1_spmc_ctl; /* 0x1C34 */ 563fa9dec4Skenny liang uint32_t cpusys0_cpu2_spmc_ctl; /* 0x1C38 */ 573fa9dec4Skenny liang uint32_t cpusys0_cpu3_spmc_ctl; /* 0x1C3C */ 583fa9dec4Skenny liang uint32_t reserved0_8[370]; /* 0x1C40 */ 593fa9dec4Skenny liang uint32_t mp2_cpucfg; /* 0x2208 */ 603fa9dec4Skenny liang uint32_t mp2_axi_config; /* 0x220C */ 613fa9dec4Skenny liang uint32_t reserved0_9[36]; /* 0x2210 */ 623fa9dec4Skenny liang uint32_t mp2_cputop_spm_ctl; /* 0x22A0 */ 633fa9dec4Skenny liang uint32_t mp2_cputop_spm_sta; /* 0x22A4 */ 643fa9dec4Skenny liang uint32_t reserved0_10[98]; /* 0x22A8 */ 653fa9dec4Skenny liang uint32_t cpusys2_cpu0_spmc_ctl; /* 0x2430 */ 663fa9dec4Skenny liang uint32_t cpusys2_cpu0_spmc_sta; /* 0x2434 */ 673fa9dec4Skenny liang uint32_t cpusys2_cpu1_spmc_ctl; /* 0x2438 */ 683fa9dec4Skenny liang uint32_t cpusys2_cpu1_spmc_sta; /* 0x243C */ 693fa9dec4Skenny liang uint32_t reserved0_11[176]; /* 0x2440 */ 703fa9dec4Skenny liang uint32_t spark2ld0; /* 0x2700 */ 713fa9dec4Skenny liang uint32_t reserved0_12[1355]; /* 0x2704 */ 723fa9dec4Skenny liang uint32_t cpusys1_cpu0_spmc_ctl; /* 0x3C30 */ 733fa9dec4Skenny liang uint32_t cpusys1_cpu1_spmc_ctl; /* 0x3C34 */ 743fa9dec4Skenny liang uint32_t cpusys1_cpu2_spmc_ctl; /* 0x3C38 */ 753fa9dec4Skenny liang uint32_t cpusys1_cpu3_spmc_ctl; /* 0x3C3C */ 763fa9dec4Skenny liang }; 773fa9dec4Skenny liang 783fa9dec4Skenny liang static struct mt8183_mcucfg_regs *const mt8183_mcucfg = (void *)MCUCFG_BASE; 793fa9dec4Skenny liang 803fa9dec4Skenny liang enum { 813fa9dec4Skenny liang SW_SPARK_EN = 1 << 0, 823fa9dec4Skenny liang SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1, 833fa9dec4Skenny liang SW_FSM_OVERRIDE = 1 << 2, 843fa9dec4Skenny liang SW_LOGIC_PRE1_PDB = 1 << 3, 853fa9dec4Skenny liang SW_LOGIC_PRE2_PDB = 1 << 4, 863fa9dec4Skenny liang SW_LOGIC_PDB = 1 << 5, 873fa9dec4Skenny liang SW_ISO = 1 << 6, 883fa9dec4Skenny liang SW_SRAM_SLEEPB = 0x3f << 7, 893fa9dec4Skenny liang SW_SRAM_ISOINTB = 1 << 13, 903fa9dec4Skenny liang SW_CLK_DIS = 1 << 14, 913fa9dec4Skenny liang SW_CKISO = 1 << 15, 923fa9dec4Skenny liang SW_PD = 0x3f << 16, 933fa9dec4Skenny liang SW_HOT_PLUG_RESET = 1 << 22, 943fa9dec4Skenny liang SW_PWR_ON_OVERRIDE_EN = 1 << 23, 953fa9dec4Skenny liang SW_PWR_ON = 1 << 24, 963fa9dec4Skenny liang SW_COQ_DIS = 1 << 25, 973fa9dec4Skenny liang LOGIC_PDBO_ALL_OFF_ACK = 1 << 26, 983fa9dec4Skenny liang LOGIC_PDBO_ALL_ON_ACK = 1 << 27, 993fa9dec4Skenny liang LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 28, 1003fa9dec4Skenny liang LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 29 1013fa9dec4Skenny liang }; 1023fa9dec4Skenny liang 1033fa9dec4Skenny liang enum { 1043fa9dec4Skenny liang CPU_SW_SPARK_EN = 1 << 0, 1053fa9dec4Skenny liang CPU_SW_NO_WAIT_FOR_Q_CHANNEL = 1 << 1, 1063fa9dec4Skenny liang CPU_SW_FSM_OVERRIDE = 1 << 2, 1073fa9dec4Skenny liang CPU_SW_LOGIC_PRE1_PDB = 1 << 3, 1083fa9dec4Skenny liang CPU_SW_LOGIC_PRE2_PDB = 1 << 4, 1093fa9dec4Skenny liang CPU_SW_LOGIC_PDB = 1 << 5, 1103fa9dec4Skenny liang CPU_SW_ISO = 1 << 6, 1113fa9dec4Skenny liang CPU_SW_SRAM_SLEEPB = 1 << 7, 1123fa9dec4Skenny liang CPU_SW_SRAM_ISOINTB = 1 << 8, 1133fa9dec4Skenny liang CPU_SW_CLK_DIS = 1 << 9, 1143fa9dec4Skenny liang CPU_SW_CKISO = 1 << 10, 1153fa9dec4Skenny liang CPU_SW_PD = 0x1f << 11, 1163fa9dec4Skenny liang CPU_SW_HOT_PLUG_RESET = 1 << 16, 1173fa9dec4Skenny liang CPU_SW_POWR_ON_OVERRIDE_EN = 1 << 17, 1183fa9dec4Skenny liang CPU_SW_PWR_ON = 1 << 18, 1193fa9dec4Skenny liang CPU_SPARK2LDO_ALLSWOFF = 1 << 19, 1203fa9dec4Skenny liang CPU_PDBO_ALL_ON_ACK = 1 << 20, 1213fa9dec4Skenny liang CPU_PRE2_PDBO_ALLON_ACK = 1 << 21, 1223fa9dec4Skenny liang CPU_PRE1_PDBO_ALLON_ACK = 1 << 22 1233fa9dec4Skenny liang }; 1243fa9dec4Skenny liang 1253fa9dec4Skenny liang enum { 1263fa9dec4Skenny liang MP2_AXI_CONFIG_ACINACTM = 1 << 0, 1273fa9dec4Skenny liang MPx_AXI_CONFIG_ACINACTM = 1 << 4, 1283fa9dec4Skenny liang MPX_CA7_MISC_CONFIG_STANDBYWFIL2 = 1 << 28 1293fa9dec4Skenny liang }; 1303fa9dec4Skenny liang 1313fa9dec4Skenny liang enum { 1323fa9dec4Skenny liang MP0_CPU0_STANDBYWFE = 1 << 20, 1333fa9dec4Skenny liang MP0_CPU1_STANDBYWFE = 1 << 21, 1343fa9dec4Skenny liang MP0_CPU2_STANDBYWFE = 1 << 22, 1353fa9dec4Skenny liang MP0_CPU3_STANDBYWFE = 1 << 23 1363fa9dec4Skenny liang }; 1373fa9dec4Skenny liang 1383fa9dec4Skenny liang enum { 1393fa9dec4Skenny liang MP1_CPU0_STANDBYWFE = 1 << 20, 1403fa9dec4Skenny liang MP1_CPU1_STANDBYWFE = 1 << 21, 1413fa9dec4Skenny liang MP1_CPU2_STANDBYWFE = 1 << 22, 1423fa9dec4Skenny liang MP1_CPU3_STANDBYWFE = 1 << 23 1433fa9dec4Skenny liang }; 1443fa9dec4Skenny liang 1453fa9dec4Skenny liang enum { 1463fa9dec4Skenny liang B_SW_HOT_PLUG_RESET = 1 << 30, 1473fa9dec4Skenny liang B_SW_PD_OFFSET = 18, 1483fa9dec4Skenny liang B_SW_PD = 0x3f << B_SW_PD_OFFSET, 1493fa9dec4Skenny liang B_SW_SRAM_SLEEPB_OFFSET = 12, 1503fa9dec4Skenny liang B_SW_SRAM_SLEEPB = 0x3f << B_SW_SRAM_SLEEPB_OFFSET 1513fa9dec4Skenny liang }; 1523fa9dec4Skenny liang 1533fa9dec4Skenny liang enum { 1543fa9dec4Skenny liang B_SW_SRAM_ISOINTB = 1 << 9, 1553fa9dec4Skenny liang B_SW_ISO = 1 << 8, 1563fa9dec4Skenny liang B_SW_LOGIC_PDB = 1 << 7, 1573fa9dec4Skenny liang B_SW_LOGIC_PRE2_PDB = 1 << 6, 1583fa9dec4Skenny liang B_SW_LOGIC_PRE1_PDB = 1 << 5, 1593fa9dec4Skenny liang B_SW_FSM_OVERRIDE = 1 << 4, 1603fa9dec4Skenny liang B_SW_PWR_ON = 1 << 3, 1613fa9dec4Skenny liang B_SW_PWR_ON_OVERRIDE_EN = 1 << 2 1623fa9dec4Skenny liang }; 1633fa9dec4Skenny liang 1643fa9dec4Skenny liang enum { 1653fa9dec4Skenny liang B_FSM_STATE_OUT_OFFSET = 6, 1663fa9dec4Skenny liang B_FSM_STATE_OUT_MASK = 0x1f << B_FSM_STATE_OUT_OFFSET, 1673fa9dec4Skenny liang B_SW_LOGIC_PDBO_ALL_OFF_ACK = 1 << 5, 1683fa9dec4Skenny liang B_SW_LOGIC_PDBO_ALL_ON_ACK = 1 << 4, 1693fa9dec4Skenny liang B_SW_LOGIC_PRE2_PDBO_ALL_ON_ACK = 1 << 3, 1703fa9dec4Skenny liang B_SW_LOGIC_PRE1_PDBO_ALL_ON_ACK = 1 << 2, 1713fa9dec4Skenny liang B_FSM_OFF = 0 << B_FSM_STATE_OUT_OFFSET, 1723fa9dec4Skenny liang B_FSM_ON = 1 << B_FSM_STATE_OUT_OFFSET, 1733fa9dec4Skenny liang B_FSM_RET = 2 << B_FSM_STATE_OUT_OFFSET 1743fa9dec4Skenny liang }; 1753fa9dec4Skenny liang 1763fa9dec4Skenny liang /* APB Module infracfg_ao */ 1773fa9dec4Skenny liang enum { 1783fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1 = INFRACFG_AO_BASE + 0x250, 1793fa9dec4Skenny liang INFRA_TOPAXI_PROTECTSTA1_1 = INFRACFG_AO_BASE + 0x258, 1803fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1_SET = INFRACFG_AO_BASE + 0x2A8, 1813fa9dec4Skenny liang INFRA_TOPAXI_PROTECTEN_1_CLR = INFRACFG_AO_BASE + 0x2AC 1823fa9dec4Skenny liang }; 1833fa9dec4Skenny liang 1843fa9dec4Skenny liang enum { 1853fa9dec4Skenny liang IDX_PROTECT_MP0_CACTIVE = 10, 1863fa9dec4Skenny liang IDX_PROTECT_MP1_CACTIVE = 11, 1873fa9dec4Skenny liang IDX_PROTECT_ICC0_CACTIVE = 12, 1883fa9dec4Skenny liang IDX_PROTECT_ICD0_CACTIVE = 13, 1893fa9dec4Skenny liang IDX_PROTECT_ICC1_CACTIVE = 14, 1903fa9dec4Skenny liang IDX_PROTECT_ICD1_CACTIVE = 15, 1913fa9dec4Skenny liang IDX_PROTECT_L2C0_CACTIVE = 26, 1923fa9dec4Skenny liang IDX_PROTECT_L2C1_CACTIVE = 27 1933fa9dec4Skenny liang }; 1943fa9dec4Skenny liang 1953fa9dec4Skenny liang /* cpu boot mode */ 1963fa9dec4Skenny liang enum { 1973fa9dec4Skenny liang MP0_CPUCFG_64BIT_SHIFT = 12, 1983fa9dec4Skenny liang MP1_CPUCFG_64BIT_SHIFT = 28, 1993fa9dec4Skenny liang MP0_CPUCFG_64BIT = 0xf << MP0_CPUCFG_64BIT_SHIFT, 200*621d5f2aSJustin Chadwell MP1_CPUCFG_64BIT = 0xfu << MP1_CPUCFG_64BIT_SHIFT 2013fa9dec4Skenny liang }; 2023fa9dec4Skenny liang 2033fa9dec4Skenny liang /* scu related */ 2043fa9dec4Skenny liang enum { 2053fa9dec4Skenny liang MP0_ACINACTM_SHIFT = 4, 2063fa9dec4Skenny liang MP1_ACINACTM_SHIFT = 4, 2073fa9dec4Skenny liang MP2_ACINACTM_SHIFT = 0, 2083fa9dec4Skenny liang MP0_ACINACTM = 1 << MP0_ACINACTM_SHIFT, 2093fa9dec4Skenny liang MP1_ACINACTM = 1 << MP1_ACINACTM_SHIFT, 2103fa9dec4Skenny liang MP2_ACINACTM = 1 << MP2_ACINACTM_SHIFT 2113fa9dec4Skenny liang }; 2123fa9dec4Skenny liang 2133fa9dec4Skenny liang enum { 2143fa9dec4Skenny liang MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT = 0, 2153fa9dec4Skenny liang MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT = 4, 2163fa9dec4Skenny liang MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT = 8, 2173fa9dec4Skenny liang MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT = 12, 2183fa9dec4Skenny liang MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT = 16, 2193fa9dec4Skenny liang 2203fa9dec4Skenny liang MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK = 2213fa9dec4Skenny liang 0xf << MP1_DIS_RGU0_WAIT_PD_CPUS_L1_ACK_SHIFT, 2223fa9dec4Skenny liang MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK = 2233fa9dec4Skenny liang 0xf << MP1_DIS_RGU1_WAIT_PD_CPUS_L1_ACK_SHIFT, 2243fa9dec4Skenny liang MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK = 2253fa9dec4Skenny liang 0xf << MP1_DIS_RGU2_WAIT_PD_CPUS_L1_ACK_SHIFT, 2263fa9dec4Skenny liang MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK = 2273fa9dec4Skenny liang 0xf << MP1_DIS_RGU3_WAIT_PD_CPUS_L1_ACK_SHIFT, 2283fa9dec4Skenny liang MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK = 2293fa9dec4Skenny liang 0xf << MP1_DIS_RGU_NOCPU_WAIT_PD_CPUS_L1_ACK_SHIFT 2303fa9dec4Skenny liang }; 2313fa9dec4Skenny liang 2323fa9dec4Skenny liang enum { 2333fa9dec4Skenny liang MP1_AINACTS_SHIFT = 4, 2343fa9dec4Skenny liang MP1_AINACTS = 1 << MP1_AINACTS_SHIFT 2353fa9dec4Skenny liang }; 2363fa9dec4Skenny liang 2373fa9dec4Skenny liang enum { 2383fa9dec4Skenny liang MP1_SW_CG_GEN_SHIFT = 12, 2393fa9dec4Skenny liang MP1_SW_CG_GEN = 1 << MP1_SW_CG_GEN_SHIFT 2403fa9dec4Skenny liang }; 2413fa9dec4Skenny liang 2423fa9dec4Skenny liang enum { 2433fa9dec4Skenny liang MP1_L2RSTDISABLE_SHIFT = 14, 2443fa9dec4Skenny liang MP1_L2RSTDISABLE = 1 << MP1_L2RSTDISABLE_SHIFT 2453fa9dec4Skenny liang }; 2463fa9dec4Skenny liang 2473fa9dec4Skenny liang #endif /* MT8183_MCUCFG_H */ 248